JAJSQU7B July 2023 – June 2024 AWRL1432
PRODUCTION DATA
Table 7-3 describes the power rails from an external power supply block to the device via a power optimized 1.8V I/O topology.
SUPPLY | DEVICE BLOCKS POWERED FROM THE SUPPLY | RELEVANT IOs IN THE DEVICE |
---|---|---|
1.8 V | Synthesizer and APLL VCOs, crystal oscillator, IF Amplifier stages, ADC | Input: VIOIN, VIN_18PM, VDDA_18VCO,
VIOIN_18CLK, VDDA_18BB, VIOIN_18 LDO Output: VOUT_14SYNTH, VOUT_14APLL |
1.2 V | Core Digital and SRAMs, RF, VNWA | Input: VDD, VDD_SRAM, VNWA,VDDA_12RF LDO Output: VDDA_10RF |