JAJSPG1A December 2022 – March 2024 AWRL6432
PRODUCTION DATA
The AWRL6432 requires external clock source (that is, a 40MHz crystal or external oscillator to CLKP) for initial boot and as a reference for an internal APLL hosted in the device. An external crystal connected to the device pins Figure 7-10 shows the crystal implementation.
The load capacitors, Cf1 and Cf2 in Figure 7-10, should be chosen such that Equation 1 is satisfied. CL in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator CLKP and CLKM pins.
Table 7-17 lists the electrical characteristics of the clock crystal.
NAME | DESCRIPTION | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
fP | Parallel resonance crystal frequency | 40 | MHz | ||
CL | Crystal load capacitance | 5 | 8 | 12 | pF |
ESR | Crystal ESR | 50 | Ω | ||
Temperature range | Expected temperature range of operation | –40 | 125 | °C | |
Frequency tolerance | Crystal frequency tolerance(1)(2)(3) | –200 | 200 | ppm | |
Drive level | 50 | 200 | µW |
In the case where an external clock is used as the clock resource, the signal is fed to the CLKP pin only; CLKM is grounded. The phase noise requirement is very important when a 40MHz clock is fed externally. Table 7-18 lists the electrical characteristics of the external clock signal.
PARAMETER | SPECIFICATION | UNIT | |||
---|---|---|---|---|---|
MIN | TYP | MAX | |||
Input Clock: External AC-coupled sine wave or DC-coupled square wave Phase Noise referred to 40MHz |
Frequency | 40 | MHz | ||
AC-Amplitude | 700 | 1200 | mV (pp) | ||
DCVil | 0.00 | 0.20 | V | ||
DCVih | 1.6 | 1.95 | V | ||
Phase Noise at 1kHZ | –132 | dBc/Hz | |||
Phase Noise at 10 kHZ | –143 | dBc/Hz | |||
Phase Noise at 100 kHZ | –152 | dBc/Hz | |||
Phase Noise at 1MHz | –153 | dBc/Hz | |||
Duty Cycle | 35 | 65 | % | ||
Frequency Tolerance | -100 | 100 | ppm |