JAJSPG1A December 2022 – March 2024 AWRL6432
PRODUCTION DATA
Table 7-20 and Table 7-21 present timing requirements for SPI - Controller Mode.
NO.(1)(8) | MODE | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
SM4 | tsu(MISO-SPICLK) | Setup time, SPI_D[x] valid before SPI_CLK active edge (1) |
5 |
ns | ||
SM5 | th(SPICLK-MISO) | Hold time, SPI_D[x] valid after SPI_CLK active edge (1) | 3 | ns |
NO.(1)(8) | MODE | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
SM1 | tc(SPICLK) | Cycle time, SPI_CLK (1)(2) | 24.6(3) | ns | ||
SM2 | tw(SPICLKL) | Typical Pulse duration, SPI_CLK low (1) | -1 + 0.5P(3)(4) | ns | ||
SM3 | tw(SPICLKH) | Typical Pulse duration, SPI_CLK high (1) | -1 + 0.5P(4) | ns | ||
SM6 | td(SPICLK-SIMO) | Delay time, SPI_CLK active edge to SPI_D[x] transition (1) | -2 |
5 |
ns | |
SM7 | tsk(CS-SIMO) | Delay time, SPI_CS[x] active to SPI_D[x] transition |
5 |
ns | ||
SM8 | td(SPICLK-CS) | Delay time, SPI_CS[x] active to SPI_CLK first edge | Controller_PHA0_POL0; Controller_PHA0_POL1;(5) | -4 + B(6) | ns | |
Controller_PHA1_POL0; Controller_PHA1_POL1;(5) | -4 + A(7) | ns | ||||
SM9 | td(SPICLK-CS) | Delay time, SPI_CLK last edge to SPI_CS[x] inactive | Controller_PHA0_POL0; Controller_PHA0_POL1;(5) | -4 + A(7) | ns | |
Controller_PHA1_POL0; Controller_PHA1_POL1; (5) | -4 + B(6) | ns | ||||
SM11 |
Cb |
Capacitive load for each bus line |
3 |
15 |
pF |
Supported frequency of Radar SPI Peripheral mode is 40MHz in full cycle and 20MHz in Half cycle mode.