QUIESCENT CURRENTS |
IBAT |
Battery discharge current (BAT, SW, SYS) |
VVBUS < VUVLO, VBAT = 4.2 V, leakage between BAT and VBUS |
|
|
5 |
µA |
High-Z Mode, or no VBUS, BATFET disabled (REG07[5] = 1), –40°C to 85°C |
|
12 |
20 |
µA |
High-Z Mode, or no VBUS, REG07[5] = 0, –40°C to 85°C |
|
32 |
55 |
µA |
IVBUS |
Input supply current (VBUS) |
VVBUS = 5 V, High-Z mode |
|
15 |
30 |
µA |
VVBUS = 17 V, High-Z mode |
|
30 |
50 |
µA |
VVBUS > VUVLO, VVBUS > VBAT, converter not switching |
|
1.5 |
3 |
mA |
VVBUS > VUVLO, VVBUS > VBAT, converter switching, VBAT = 3.2 V, ISYS = 0 A |
|
4 |
|
mA |
VVBUS > VUVLO, VVBUS > VBAT, converter switching, VBAT = 3.8 V, ISYS = 0 A |
|
15 |
|
mA |
IOTGBOOST |
Battery discharge current in boost mode |
VBAT = 4.2 V, Boost mode, IVBUS = 0 A, converter switching |
|
4 |
|
mA |
VBUS/BAT POWER UP |
VVBUS_OP |
VBUS operating range |
|
3.9 |
|
17 |
V |
VVBUS_UVLOZ |
VBUS for active I2C, no battery |
VVBUS rising |
3.6 |
|
|
V |
VSLEEP |
Sleep mode falling threshold |
VVBUS falling, VVBUS-VBAT |
35 |
80 |
120 |
mV |
VSLEEPZ |
Sleep mode rising threshold |
VVBUS rising, VVBUS-VBAT |
170 |
250 |
350 |
mV |
VACOV |
VBUS over-voltage rising threshold |
VVBUS rising |
17.4 |
18 |
|
V |
VACOV_HYST |
VBUS over-voltage falling hysteresis |
VVBUS falling |
|
700 |
|
mV |
VBAT_UVLOZ |
Battery for active I2C, no VBUS |
VBAT rising |
2.3 |
|
|
V |
VBAT_DPL |
Battery depletion threshold |
VBAT falling |
|
2.4 |
2.6 |
V |
VBAT_DPL_HY |
Battery depletion rising hysteresis |
VBAT rising |
|
170 |
260 |
mV |
VVBUSMIN |
Bad adapter detection threshold |
VVBUS falling |
|
3.8 |
|
V |
IBADSRC |
Bad adapter detection current source |
|
|
30 |
|
mA |
tBADSRC |
Bad source detection duration |
|
|
30 |
|
ms |
POWER PATH MANAGEMENT |
VSYS_RANGE |
Typical system regulation voltage |
Isys = 0 A, Q4 off, VBAT up to 4.2 V, REG01[3:1] = 101, VSYSMIN = 3.5 V |
3.5 |
|
4.35 |
V |
VSYS_MIN |
System voltage output |
REG01[3:1] = 101, VSYSMIN = 3.5 V |
3.55 |
3.65 |
|
V |
RON(RBFET) |
Internal top reverse blocking MOSFET on-resistance |
Measured between VBUS and PMID |
|
23 |
38 |
mΩ |
RON(HSFET) |
Internal top switching MOSFET on-resistance between PMID and SW |
TJ = –40°C to 85°C |
|
27 |
35 |
mΩ |
TJ = -40°C to 125°C |
|
27 |
45 |
RON(LSFET) |
Internal bottom switching MOSFET on-resistance between SW and PGND |
TJ = –40°C to 85°C |
|
32 |
45 |
mΩ |
TJ = -40°C to 125°C |
|
32 |
48 |
VFWD |
BATFET forward voltage in supplement mode |
BAT discharge current 10 mA |
|
30 |
|
mV |
VSYS_BAT |
SYS/BAT Comparator |
VSYS falling |
|
90 |
|
mV |
VBATGD |
Battery good comparator rising threshold |
VBAT rising |
|
3.55 |
|
V |
VBATGD_HYST |
Battery good comparator falling threshold |
VBAT falling |
|
100 |
|
mV |
BATTERY CHARGER |
VBAT_REG_ACC |
Charge voltage regulation accuracy |
VBAT = 4.112 V and 4.208 V |
–0.5% |
|
0.5% |
|
IICHG_REG_ACC |
Fast charge current regulation accuracy |
VBAT = 3.8 V, ICHG = 1792 mA, TJ = 25°C |
–4% |
|
4% |
|
VBAT = 3.8 V, ICHG = 1792 mA, TJ = –20°C to 125°C |
–7% |
|
7% |
|
ICHG_20pct |
Charge current with 20% option on |
VBAT = 3.1 V, ICHG = 104 mA, REG02 = 03 |
75 |
100 |
150 |
mA |
VBATLOWV |
Battery LOWV falling threshold |
Fast charge to precharge, REG04[1] = 1 |
2.6 |
2.8 |
2.9 |
V |
VBATLOWV_HYST |
Battery LOWV rising threshold |
Precharge to fast charge, REG04[1] = 1 |
2.8 |
3.0 |
3.1 |
V |
IPRECHG_ACC |
Precharge current regulation accuracy |
VBAT = 2.6 V, ICHG = 256 mA |
–20% |
|
20% |
|
ITERM_ACC |
Termination current accuracy |
ITERM = 256 mA, ICHG = 960 mA |
–20% |
|
20% |
|
VSHORT |
Battery Short Voltage |
VBAT falling |
|
2.0 |
|
V |
VSHORT_HYST |
Battery Short Voltage hysteresis |
VBAT rising |
|
200 |
|
mV |
ISHORT |
Battery short current |
VBAT < 2.2V |
|
100 |
|
mA |
VRECHG |
Recharge threshold below VBAT_REG |
VBAT falling, REG04[0] = 0 |
|
100 |
|
mV |
tRECHG |
Recharge deglitch time |
VBAT falling, REG04[0] = 0 |
|
20 |
|
ms |
RON_BATFET |
SYS-BAT MOSFET on-resistance |
TJ = 25°C |
|
12 |
15 |
mΩ |
TJ = –40°C to 125°C |
|
12 |
20 |
INPUT VOLTAGE/CURRENT REGULATION |
VINDPM_REG_ACC |
Input voltage regulation accuracy |
REG00[6:3] = 0110 (4.36 V) or 1011 (4.76 V) |
–2% |
|
2% |
|
IUSB_DPM |
USB Input current regulation limit, VBUS = 5 V, current pulled from SW |
USB100 |
85 |
|
100 |
mA |
USB150 |
125 |
|
150 |
mA |
USB500 |
440 |
|
500 |
mA |
USB900 |
750 |
|
900 |
mA |
IADPT_DPM |
Input current regulation accuracy |
Typical input current of 1.5 A based on KLIM |
1.35 |
1.5 |
1.65 |
A |
IIN_START |
Input current limit during system start up |
VSYS < 2.2 V |
|
100 |
|
mA |
KILIM |
IIN = KILIM/RILIM |
IINDPM = 1.5 A |
435 |
485 |
530 |
A x Ω |
D+/D- DETECTION |
VD+_SRC |
D+ voltage source |
|
0.5 |
0.6 |
0.7 |
V |
ID+_SRC |
D+ connection check current source |
|
7 |
|
14 |
µA |
ID–_SINK |
D– current sink |
|
50 |
100 |
150 |
µA |
ID_LKG |
Leakage current into D+/D– |
D–, switch open |
–1 |
|
1 |
µA |
D+, switch open |
–1 |
|
1 |
µA |
VD+_LOW |
D+ Low comparator threshold |
|
0.7 |
|
0.8 |
V |
VD–_LOWdatref |
D– Low comparator threshold |
|
250 |
|
400 |
mV |
RD–_DWN |
D– Pulldown for connection check |
|
14.25 |
|
24.8 |
kΩ |
tSDP_DEFAULT |
Charging timer with 100-mA USB host in default mode |
|
|
|
45 |
mins |
BAT OVER-VOLTAGE PROTECTION |
VBATOVP |
Battery over-voltage threshold |
VBAT rising, as percentage of VBAT_REG |
|
104% |
|
|
VBATOVP_HYST |
Battery over-voltage hysteresis |
VBAT falling, as percentage of VBAT_REG |
|
2% |
|
|
tBATOVP |
Battery over-voltage deglitch time to disable charge |
|
|
1 |
|
µs |
THERMAL REGULATION AND THERMAL SHUTDOWN |
TJunction_REG |
Junction temperature regulation accuracy |
REG06[1:0] = 11 |
|
120 |
|
°C |
TSHUT |
Thermal shutdown rising temperature |
Temperature increasing |
|
160 |
|
°C |
TSHUT_HYS |
Thermal shutdown hysteresis |
|
|
30 |
|
°C |
|
Thermal shutdown rising deglitch |
Temperature increasing delay |
|
1 |
|
ms |
|
Thermal shutdown falling deglitch |
Temperature decreasing delay |
|
1 |
|
ms |
COLD/HOT THERMISTER COMPARATOR (bq24190,bq24192,bq24192I) |
VLTF |
Cold temperature threshold, TS pin voltage rising threshold |
Charger suspends charge. As percentage to VREGN |
73% |
73.5% |
74% |
|
VLTF_HYS |
Cold temperature hysteresis, TS pin voltage falling |
As percentage to VREGN |
0.2% |
0.4% |
0.6% |
|
VHTF |
Hot temperature TS pin voltage rising threshold |
As percentage to VREGN |
46.6% |
47.2% |
48.8% |
|
VTCO |
Cut-off temperature TS pin voltage falling threshold |
As percentage to VREGN |
44.2% |
44.7% |
45.2% |
|
|
Deglitch time for temperature out of range detection |
VTS > VLTF, or VTS < VTCO, or VTS < VHTF |
|
10 |
|
ms |
CHARGE OVER-CURRENT COMPARATOR |
IHSFET_OCP |
HSFET over-current threshold |
|
5.3 |
7 |
|
A |
IBATFET_OCP |
System over load threshold |
|
9 |
|
|
A |
CHARGE UNDER-CURRENT COMPARATOR (CYCLE-BY-CYCLE) |
VLSFET_UCP |
LSFET charge under-current falling threshold |
From sync mode to non-sync mode |
|
100 |
|
mA |
PWM OPERATION |
FSW |
PWM Switching frequency, and digital clock |
|
1300 |
1500 |
1700 |
kHz |
DMAX |
Maximum PWM duty cycle |
|
|
97% |
|
|
VBTST_REFRESH |
Bootstrap refresh comparator threshold |
VBTST-VSW when LSFET refresh pulse is requested, VBUS = 5 V |
|
3.6 |
|
V |
VBTST-VSW when LSFET refresh pulse is requested, VBUS > 6 V |
|
4.5 |
|
BOOST MODE OPERATION |
VOTG_REG |
OTG output voltage |
I(VBUS) = 0 |
|
5.00 |
|
V |
VOTG_REG_ACC |
OTG output voltage accuracy |
I(VBUS) = 0 |
–2% |
|
2% |
|
IOTG |
OTG mode output current |
REG01[0] = 0 |
0.5 |
|
|
A |
REG01[0] = 1 |
1.3 |
|
|
A |
VOTG_OVP |
OTG over-voltage threshold |
|
|
5.3 |
5.5 |
V |
IOTG_ILIM |
LSFET cycle-by-cycle current limit |
|
3.2 |
4.6 |
|
A |
IOTG_HSZCP |
HSFET under current falling threshold |
|
|
100 |
|
mA |
IRBFET_OCP |
RBFET over-current threshold |
REG01[0] = 1 |
1.4 |
1.8 |
2.7 |
A |
REG01[0] = 0 |
0.6 |
1.1 |
1.8 |
REGN LDO |
VREGN |
REGN LDO output voltage |
VVBUS = 10 V, IREGN = 40 mA |
5.6 |
6 |
6.4 |
V |
VVBUS = 5 V, IREGN = 20 mA |
4.75 |
4.8 |
|
V |
IREGN |
REGN LDO current limit |
VVBUS = 10 V, VREGN = 3.8 V |
50 |
|
|
mA |
LOGIC I/O PIN CHARACTERISTICS (OTG, CE, PSEL, STAT, PG) |
VILO |
Input low threshold |
|
|
|
0.4 |
V |
VIH |
Input high threshold |
|
1.3 |
|
|
V |
VOUT_LO |
Output low saturation voltage |
Sink current = 5 mA |
|
|
0.4 |
V |
IBIAS |
High level leakage current |
Pull up rail 1.8 V |
|
|
1 |
µA |
I2C INTERFACE (SDA, SCL, INT) |
VIH |
Input high threshold level |
VPULL-UP = 1.8 V, SDA and SCL |
1.3 |
|
|
V |
VIL |
Input low threshold level |
VPULL-UP = 1.8 V, SDA and SCL |
|
|
0.4 |
V |
VOL |
Output low threshold level |
Sink current = 5 mA |
|
|
0.4 |
V |
IBIAS |
High-level leakage current |
VPULL-UP = 1.8 V, SDA and SCL |
|
|
1 |
µA |
fSCL |
SCL clock frequency |
|
|
|
400 |
kHz |
DIGITAL CLOCK AND WATCHDOG TIMER |
fHIZ |
Digital crude clock |
REGN LDO disabled |
15 |
35 |
50 |
kHz |
fDIG |
Digital clock |
REGN LDO enabled |
1300 |
1500 |
1700 |
kHz |
tWDT |
REG05[5:4] = 11 |
REGN LDO enabled |
136 |
160 |
|
sec |