JAJSJR6A december 2020 – august 2023 BQ25157
PRODUCTION DATA
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
IN | A1 | I | DC Input Power Supply. IN is connected to the external DC supply. Bypass IN to GND with at least 1-µF of capacitance using a ceramic capacitor. |
PMID | A2, B2 | I/O | Regulated System Output. Connect 10-µF capacitor from PMID to GND as close to the PMID and GND pins as possible. (at least 3-µF of ceramic capacitance with DC bias de-rating). Note: Shorting PMID to IN pin is not recommended as it may cause large discharge current from battery to IN if IN pin is not truly floating. |
GND | A4 | PWR | Ground connection. Connect to the ground plane of the circuit. |
VDD | D1 | O | Digital supply LDO. Connect a 2.2-µF from this pin to ground. A 4.7-µF capacitor to ground recommended if loaded externally. |
CE | C2 | I | Charge Enable. Drive CE low or leave disconnected to enable charging when VIN is valid. Drive CE high to disable charge when VIN is present. CE is pulled low internally with 900-kΩ resistor. CE has no effect when VIN is not present. |
SCL | E3 | I/O | I2C Interface Clock. Connect SCL to the logic rail through a 10-kΩ resistor. |
SDA | E2 | I | I2C Interface Data. Connect SDA to the logic rail through a 10-kΩ resistor. |
LP | D3 | I | Low Power Mode Enable. Drive this pin low to set the device in low power mode when powered by the battery. This pin must be driven high to allow I2C communication when VIN is not present. LP is pulled low internally with 900-kΩ resistor. This pin has no effect when VIN is present. |
ADCIN | C4 | I | Input Channel to the ADC. Maximum ADC range 1.2 V. If not used it may be left floating or connect to ground. |
MR | C1 | I | Manual Reset Input. MR is a general purpose input that must be held low for greater than tHWRESET to go into HW Reset and power cycle the output rails. If MR is also used to wake up the device out of Ship Mode when pressed for at least tWAKE1. MR has in internal 125-kΩ pull-up resistor to BAT. |
LS/LDO | D4 | O | Load Switch or LDO output. Connect 2.2 µF of ceramic capacitance to this pin to assure stability. Be sure to account for capacitance bias voltage derating when selecting the capacitor. If LDO is not used, short to VINLS |
VINLS | E4 | I | Input to the Load Switch / LDO output. Connect at least 1 µF of ceramic capacitance from this pin to ground. |
BAT | A3, B3 | I/O | Battery Connection. Connect to the positive terminal of the battery. Bypass BAT to GND with at least 1 µF of ceramic capacitance. |
TS | B4 | I | Battery Pack NTC Monitor. Connect TS to a 10-kΩ NTC thermistor in parallel to a 10-kΩ resistor. If TS function is not to be used connect a 5-kΩ resistor from TS to ground. |
PG | B1 | O | Open-drain Power Good status indication output. PG is pulled to GND when VIN is above VBAT+ VSLP and less than VOVP. PG is high-impedance when the input power is not within specified limits. Connect PG to the desired logic voltage rail using a 1-kΩ to 100-kΩ resistor, or use with an LED for visual indication. PG can also be configured through I2C as a push-button level shifted output ( MR), where the output of the PG pin reflects the status of the MR input, but pulled up to the desired logic voltage rail using a 1-kΩ to 100-kΩ resistor. The PG pin can also be configured as a general purpose open drain output. |
VIO | E1 | I | System IO supply. Connect to system IO supply to allow level shifting of input signals (SDA, SCL, LP and CE) to the device internal digital domain. Connect to VDD when external IO supply is not available. |
NC | C3 | I | No Connect. Connect to ground if possible for better thermal dissipation or leave floating. Do not connect to a any voltage source or signal to avoid higher quiescent current. |