JAJSD77A May 2017 – May 2018
PRODUCTION DATA.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
EN_LWPWR | WDTMR_ADJ | IDPM_AUTO_
DISABLE |
OTG_ON_
CHRGOK |
EN_OOA | PWM_FREQ | Reserved | |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | EN_LEARN | IADPT_GAIN | IBAT_GAIN | EN_LDO | EN_IDPM | CHRG_INHIBIT | |
R/W | R/W | R/W | R/W | R/W | R/W | R/W |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
SMBus
BIT |
FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
15 | EN_LWPWR | R/W | 1b |
Low Power Mode Enable 0b: Disable Low Power Mode. Device in performance mode with battery only. The PROCHOT, current/power monitor buffer and comparator follow register setting. 1b: Enable Low Power Mode. Device in low power mode with battery only for lowest quiescent current. PROCHOT, discharge current monitor buffer, power monitor buffer and independent comparator are disabled. ADC is not available in Low Power Mode. Independent comparator can be enabled by setting either REG0X30()[14] or [13] to 1. <default at POR> |
14-13 | WDTMR_ADJ | R/W | 11b |
WATCHDOG Timer Adjust Set maximum delay between consecutive SMBus write of charge voltage or charge current command. If device does not receive a write on the REG0x15() or the REG0x14() within the watchdog time period, the charger will be suspended by setting the REG0x14() to 0 mA. After expiration, the timer will resume upon the write of REG0x14(), REG0x15() or REG0x12[14:13]. The charger will resume if the values are valid. 00b: Disable Watchdog Timer 01b: Enabled, 5 sec 10b: Enabled, 88 sec 11b: Enable Watchdog Timer, 175 sec <default at POR> |
12 | IDPM_AUTO_
DISABLE |
R/W | 0b |
IDPM Auto Disable When CELL_BATPRESZ pin is LOW, the charger automatically disables the IDPM function by setting EN_IDPM (REG0x12[1]) to 0. The host can enable IDPM function later by writing EN_IDPM bit (REG0x12[1]) to 1. 0b: Disable this function. IDPM is not disabled when CELL_BATPRESZ goes LOW. <default at POR> 1b: Enable this function. IDPM is disabled when CELL_BATPRESZ goes LOW. |
11 | OTG_ON_
CHRGOK |
R/W | 0b |
Add OTG to CHRG_OK Drive CHRG_OK to HIGH when the device is in OTG mode. 0b: Disable <default at POR> 1b: Enable |
10 | EN_OOA | R/W | 0b |
Out-of-Audio Enable 0b: No limit of PFM burst frequency <default at POR> 1b: Set minimum PFM burst frequency to above 25 kHz to avoid audio noise |
9 | PWM_FREQ | R/W | 1b |
Switching Frequency Two converter switching frequencies. One for small inductor and the other for big inductor. Recommend 800 kHz with 2.2 µH or 3.3 µH, and 1.2 MHz with 1 µH or 1.5 µH. 0b: 1200 kHz |
8 | Reserved | R/W | 0b | Reserved |