JAJSD77A May 2017 – May 2018
PRODUCTION DATA.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
PKPWR_TOVLD_DEG | EN_PKPWR_
IDPM |
EN_PKPWR_
VSYS |
PKPWR_
OVLD_STAT |
PKPWR_
RELAX_STAT |
PKPWR_TMAX[1:0] | ||
R/W | R/W | R/W | R/W | R/W | R/W | ||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EN_EXTILIM | EN_ICHG
_IDCHG |
Q2_OCP | ACX_OCP | EN_ACOC | ACOC_VTH | EN_BATOC | BATOC_VTH |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
SMBus
BIT |
FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
15-14 | PKPWR_
TOVLD_DEG |
R/W | 00b |
Input Overload time in Peak Power Mode 00b: 1 ms <default at POR> 01b: 2 ms 10b: 10 ms 11b: 20 ms |
13 | EN_PKPWR_IDPM | R/W | 0b |
Enable Peak Power Mode triggered by input current overshoot If REG0x31[13:12] are 00b, peak power mode is disabled. Upon adapter removal, the bits are reset to 00b. 0b: Disable peak power mode triggered by input current overshoot <default at POR> 1b: Enable peak power mode triggered by input current overshoot. |
12 | EN_PKPWR_VSYS | R/W | 0b |
Enable Peak Power Mode triggered by system voltage under-shoot If REG0x31[13:12] are 00b, peak power mode is disabled. Upon adapter removal, the bits are reset to 00b. 0b: Disable peak power mode triggered by system voltage under-shoot <default at POR> 1b: Enable peak power mode triggered by system voltage under-shoot. |
11 | PKPWR_
OVLD_STAT |
R/W | 0b |
Indicator that the device is in overloading cycle. Write 0 to get out of overloading cycle. 0b: Not in peak power mode. <default at POR> 1b: In peak power mode. |
10 | PKPWR_
RELAX_STAT |
R/W | 0b |
Indicator that the device is in relaxation cycle. Write 0 to get out of relaxation cycle. 0b: Not in relaxation cycle. <default at POR> 1b: In relaxation mode. |
9-8 | PKPWR_
TMAX[1:0] |
R/W | 10b |
Peak power mode overload and relax cycle time. When REG0x31[15:14] is programmed longer than REG0x31[9:8], there is no relax time. 00b: 5 ms 01b: 10 ms 10b: 20 ms <default at POR> 11b: 40 ms |
SMBus
BIT |
FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
7 | EN_EXTILIM | R/W | 1b |
Enable ILIM_HIZ pin to set input current limit 0b: Input current limit is set by REG0x3F. 1b: Input current limit is set by the lower value of ILIM_HIZ pin and REG0x3F. <default at POR> |
6 | EN_ICHG
_IDCHG |
R/W | 0b |
0b: IBAT pin as discharge current. <default at POR> 1b: IBAT pin as charge current. |
5 | Q2_OCP | R/W | 1b |
Q2 OCP threshold by sensing Q2 VDS 0b: 210 mV 1b: 150 mV <default at POR> |
4 | ACX_OCP | R/W | 1b |
Input current OCP threshold by sensing ACP-ACN. 0b: 280 mV 1b: 150 mV <default at POR> |
3 | EN_ACOC | R/W | 0b |
ACOC Enable Input overcurrent (ACOC) protection by sensing the voltage across ACP and ACN. Upon ACOC (after 100-µs blank-out time), converter is disabled. 0b: Disable ACOC <default at POR> 1b: ACOC threshold 125% or 200% ICRIT |
2 | ACOC_VTH | R/W | 1b |
ACOC Limit Set MOSFET OCP threshold as percentage of IDPM with current sensed from RAC. 0b: 125% of ICRIT 1b: 200% of ICRIT <default at POR> |
1 | EN_BATOC | R/W | 1b |
BATOC Enable Battery discharge overcurrent (BATOC) protection by sensing the voltage across SRN and SRP. Upon BATOC, converter is disabled. 0b: Disable BATOC 1b: BATOC threshold 125% or 200% PROCHOT IDCHG <default at POR> |
0 | BATOC_VTH | R/W | 1b |
Set battery discharge overcurrent threshold as percentage of PROCHOT battery discharge current limit. 0b: 125% of PROCHOT IDCHG 1b: 200% of PROCHOT IDCHG <default at POR> |