SLUSEK7 September 2024 BQ25773
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The acknowledge takes place after every byte. The acknowledge bit allows the receiver to signal the transmitter that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge 9th clock pulse, are generated by the controller.
The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line LOW and it remains stable LOW during the HIGH period of this clock pulse.
When SDA remains HIGH during the 9th clock pulse, this is the Not Acknowledge signal. The controller can then generate either a STOP to abort the transfer or a repeated START to start a new transfer.