SLUSEK7
September 2024
BQ25773
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Device Comparison Table
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Typical Characteristics BQ2577X
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Power-Up Sequence
7.3.2
MODE Pin Detection
7.3.3
REGN Regulator (REGN LDO)
7.3.4
Independent Comparator Function
7.3.5
Battery Charging Management
7.3.5.1
Autonomous Charging Cycle
7.3.5.2
Battery Charging Profile
7.3.5.3
Charging Termination
7.3.5.4
Charging Safety Timer
7.3.6
Temperature Regulation (TREG)
7.3.7
Vmin Active Protection (VAP) When Battery Only Mode
7.3.8
Two Level Battery Discharge Current Limit
7.3.9
Fast Role Swap Feature
7.3.10
CHRG_OK Indicator
7.3.11
Input and Charge Current Sensing
7.3.12
Input Current and Voltage Limit Setup
7.3.13
Battery Cell Configuration
7.3.14
Device HIZ State
7.3.15
USB On-The-Go (OTG)
7.3.16
Quasi Dual Phase Converter Operation
7.3.17
Continuous Conduction Mode (CCM)
7.3.18
Pulse Frequency Modulation (PFM)
7.3.19
Switching Frequency and Dithering Feature
7.3.20
Current and Power Monitor
7.3.20.1
High-Accuracy Current Sense Amplifier (IADPT and IBAT)
7.3.20.2
High-Accuracy Power Sense Amplifier (PSYS)
7.3.21
Input Source Dynamic Power Management
7.3.22
Integrated 16-Bit ADC for Monitoring
7.3.23
Input Current Optimizer (ICO)
7.3.24
Two-Level Adapter Current Limit (Peak Power Mode)
7.3.25
Processor Hot Indication
7.3.25.1
PROCHOT During Low Power Mode
7.3.25.2
PROCHOT Status
7.3.26
Device Protection
7.3.26.1
Watchdog Timer (WD)
7.3.26.2
Input Overvoltage Protection (ACOV)
7.3.26.3
Input Overcurrent Protection (ACOC)
7.3.26.4
System Overvoltage Protection (SYSOVP)
7.3.26.5
Battery Overvoltage Protection (BATOVP)
7.3.26.6
Battery Charge Overcurrent Protection (BATCOC)
7.3.26.7
Battery Discharge Overcurrent Protection (BATDOC)
7.3.26.8
BATFET Charge Current Clamp Protection under LDO Regulation Mode
7.3.26.9
Sleep Comparator Protection Between VBUS and ACP_A (SC_VBUSACP)
7.3.26.10
High Duty Buck Exit Comparator Protection (HDBCP)
7.3.26.11
REGN Power Good Protection (REGN_PG)
7.3.26.12
System Under Voltage Lockout (VSYS_UVP) and Hiccup Mode
7.3.26.13
OTG Mode Over Voltage Protection (OTG_OVP)
7.3.26.14
OTG Mode Under Voltage Protection (OTG_UVP)
7.3.26.15
Thermal Shutdown (TSHUT)
7.4
Device Functional Modes
7.4.1
Forward Mode
7.4.1.1
System Voltage Regulation with Narrow VDC Architecture
7.4.1.2
Battery Charging
7.4.2
USB On-The-Go Mode
7.4.3
Pass Through Mode (PTM)-Patented Technology
7.4.4
Learn Mode
7.5
Programming
7.5.1
I2C Serial Interface
7.5.1.1
Timing Diagrams
7.5.1.2
Data Validity
7.5.1.3
START and STOP Conditions
7.5.1.4
Byte Format
7.5.1.5
Acknowledge (ACK) and Not Acknowledge (NACK)
7.5.1.6
Target Address and Data Direction Bit
7.5.1.7
Single Read and Write
7.5.1.8
Multi-Read and Multi-Write
7.5.1.9
Write 2-Byte I2C Commands
7.6
BQ25773 Registers
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
Input Snubber and Filter for Voltage Spike Damping
8.2.2.2
ACP-ACN Input Filter
8.2.2.3
Inductor Selection
8.2.2.4
Input Capacitor
8.2.2.5
Output Capacitor
8.2.2.6
Power MOSFETs Selection
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
10.2.1
Layout Example Reference Top View
11
Device and Documentation Support
11.1
Device Support
11.1.1
Third-Party Products Disclaimer
11.2
Documentation Support
11.2.1
Related Documentation
11.3
Receiving Notification of Documentation Updates
11.4
Support Resources
11.5
Trademarks
11.6
Electrostatic Discharge Caution
11.7
Glossary
12
Revision History
13
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
REE|36
サーマルパッド・メカニカル・データ
発注情報
slusek7_oa
slusek7_pm
7
Detailed Description