JAJSFD8A September 2016 – May 2018 BQ25890H
PRODUCTION DATA.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 |
R/W | R/W | R/W | R/W | R/W | R/W | R/W | RW |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description | |
---|---|---|---|---|---|
7 | FORCE_DSEL | R/W | by REG_RST | DSEL Pin Control
0 – Allow DSEL pin output to drive low (default) 1 – Force DSEL pin output to drive high |
|
6 | WD_RST | R/W | by REG_RST
by Watchdog |
I2C Watchdog Timer Reset
0 – Normal (default) 1 – Reset (Back to 0 after timer reset) |
|
5 | OTG_CONFIG | R/W | by REG_RST
by Watchdog |
Boost (OTG) Mode Configuration
0 – OTG Disable (default) 1 – OTG Enable |
|
4 | CHG_CONFIG | R/W | by REG_RST
by Watchdog |
Charge Enable Configuration
0 - Charge Disable 1- Charge Enable (default) |
|
3 | SYS_MIN[2] | R/W | by REG_RST | 0.4V | Minimum System Voltage Limit
Offset: 3.0V Range 3.0V-3.7V Default: 3.5V (101) |
2 | SYS_MIN[1] | R/W | by REG_RST | 0.2V | |
1 | SYS_MIN[02] | R/W | by REG_RST | 0.1V | |
0 | MIN_VBAT_SEL | R/W | by REG_RST
by Watchdog |
Minimum Battery Voltage (falling) to exit boost mode
0 - 2.9V (default) 1- 2.5V |