SLUSA52C September 2010 – March 2016
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | MAX | UNIT | ||
---|---|---|---|---|
Supply voltage range, VMAX | VDD–GND | –0.3 | 16 | V |
Input voltage range, VIN | VC2–GND, VC1–GND | –0.3 | 16 | V |
VC2–VC1, CD–GND | –0.3 | 8 | V | |
CB_EN–GND | –0.3 | 16 | V | |
Output voltage range, VOUT | OUT–GND | –0.3 | 16 | V |
Continuous total power dissipation, PTOT | See Thermal Information. | |||
Storage temperature range, Tstg | –65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±2000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±500 |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
Supply voltage, VDD | 4 | 10 | V | ||
Input voltage range | VC2–VC1, VC1–GND | 0 | 5 | V | |
Delay time capacitance, td(CD) | CCD (See Figure 9.) | 0.1 | µF | ||
Voltage monitor filter resistance | RIN (See Figure 9.) | 100 | 1K | Ω | |
Voltage monitor filter capacitance | CIN (See Figure 9.) | 0.01 | 0.1 | µF | |
Supply voltage filter resistance | RVD (See Figure 9.) | 100 | 1K | Ω | |
Supply voltage filter capacitance | CVD (See Figure 9.) | 0.1 | µF | ||
Cell balance resistance | RCB (See Figure 9 and Protection (OUT) Timing.) | 100 | 4.7K | Ω | |
Operating ambient temperature range, TA | –40 | 110 | °C |
THERMAL METRIC(1) | bq2920x | UNIT | |
---|---|---|---|
DRB | |||
8 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 50.5 | °C/W |
RθJC(top) | Junction-to-case(top) thermal resistance | 25.1 | °C/W |
RθJB | Junction-to-board thermal resistance | 19.3 | °C/W |
ψJT | Junction-to-top characterization parameter | 0.7 | °C/W |
ψJB | Junction-to-board characterization parameter | 18.9 | °C/W |
RθJC(bot) | Junction-to-case(bottom) thermal resistance | 5.2 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
VPROTECT | Overvoltage detection voltage | bq29209 | 4.3 | V | |||
bq29200 | 4.35 | ||||||
VHYS | Overvoltage detection hysteresis | 200 | 300 | 400 | mV | ||
VOA | Overvoltage detection accuracy | TA = 25°C | –10 | 10 | mV | ||
VOA_DRIFT | Overvoltage threshold temperature drift | TA = 0°C to 60°C | –0.4 | 0.4 | mV°/C | ||
TA = –40°C to 110°C | –0.6 | 0.6 | |||||
XDELAY | Overvoltage delay time scale factor | TA = 0°C to 60°C Note: Does not include external capacitor variation. |
6 | 9 | 12 | s/µF | |
TA = –40°C to 110°C Note: Does not include external capacitor variation. |
5.5 | 9 | 13.5 | ||||
XDELAY_CTM(1) | Overvoltage delay time scale factor in Customer Test Mode | 0.08 | s/µF | ||||
ICD(CHG) | Overvoltage detection charging current | 150 | nA | ||||
ICD(DSG) | Overvoltage detection discharging current | 60 | µA | ||||
VCD | Overvoltage detection external capacitor comparator threshold | 1.2 | V | ||||
ICC | Supply current | (VC2–VC1) = (VC1–GND) = 3.5 V (See Figure 7.) | 3 | 6 | µA | ||
VOUT | OUT pin drive voltage | (VC2–VC1) or (VC1–GND) > VPROTECT, VDD = 10 V, IOH = 0 |
6 | 8.25 | 9.5 | V | |
(VC2–VC1) or (VC1–GND) = VPROTECT, VDD = VPROTECT, IOH = –100 µA, TA = 0°C to 60°C |
1.75 | 2.5 | V | ||||
(VC2–VC1) and (VC1–GND) < VPROTECT , IOL = 100 µA, TA = 25°C |
200 | mV | |||||
(VC2–VC1) and (VC1–GND) < VPROTECT , IOL = 0 µA, TA = 25°C |
0 | 10 | mV | ||||
VC2 = VC1 = VDD = 4 V, IOL = 100 µA | 200 | mV | |||||
IOH | High-level output current | OUT = 1.75 V, (VC2–VC1) or (VC1–GND) = VPROTECT, VDD = VPROTECT to 10 V, TA = 0°C to 60°C | –100 | µA | |||
IOL | Low-level output current | OUT = 0.05 V, (VC2–VC1) or (VC1–GND) < VPROTECT, VDD = VPROTECT to 10 V, TA = 0°C to 60°C | 30 | 85 | µA | ||
IOH_ZV | High-level short-circuit output current | OUT = 0 V, (VC2–VC1) = (VC1–GND) = VPROTECT
VDD = 4 to 10 V |
–8 | mA | |||
IIN | Input current at VCx pins | Measured at VC1, (VC2–VC1) = (VC1–GND) = 3.5 V, TA = 0°C to 60°C (See Figure 7.) |
–0.2 | 0.2 | µA | ||
Measured at VC2, (VC2–VC1) = (VC1–GND) = 3.5 V, TA = 0°C to 60°C (See Figure 7.) |
2.5 | µA | |||||
VMM_DET_ON | Cell mismatch detection threshold for turning ON | (VC2–VC1) versus (VC1–GND) and vice-versa when cell balancing is enabled. VC2 = VDD = 7.6 V | 17 | 30 | 45 | mV | |
VMM_DET_OFF | Cell mismatch detection threshold for turning OFF | Delta between (VC2–VC1) and (VC1–GND) when cell balancing is disabled. VC2 = VDD = 7.6 V | –9 | 0 | 9 | mV | |
VCB_EN_ON | Cell balance enable ON threshold | Active LOW pin at CB_EN | 1 | V | |||
VCB_EN_OFF | Cell balance enable OFF threshold | Active HIGH at CB_EN | 2.2 | V | |||
ICB_EN | Cell balance enable ON input current | CB_EN = GND (See Figure 8.) | 0.2 | µA | |||
RCB1 | Internal cell balance switch resistance | CB_EN = GND | Ω | ||||
RCB2 | Internal cell balance switch resistance | CB_EN = GND | Ω |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
ICB | Cell balance input current | RCB = 4700 Ω | 0.5 | 0.75 | 1 | mA |
RCB = 2200 Ω | 1 | 1.5 | 2 | |||
RCB = 910 Ω | 2 | 3 | 4 | |||
RCB = 560 Ω | 3 | 4.5 | 6 | |||
RCB = 360 Ω | 3.5 | 6 | 8.5 | |||
RCB = 240 Ω | 4 | 7.5 | 11 | |||
RCB = 120 Ω | 5 | 10 | 15 |