JAJSSA8 November 2023 BQ76905
PRODUCTION DATA
The scope plot below shows the response of the device to a short circuit in discharge (SCD) event and subsequent protection. The device is configured with SCD threshold = 10 mV and SCD delay of approximately 0 μs to 15 μs. A short circuit is applied through a 1-mΩ sense resistor. The input filter network on the SRP and SRN pins consists of 100-Ω resistors and a 100-nF differential capacitor, which results in a 20-μs time constant. The [SSA] bit in Alarm Status() causes the ALERT pin to fall, which occurs between approximately 15 μs and 30 μs after the safety status is triggered and the DSG driver is disabled. The circuit included a 5.1-kΩ resistor between the DSG pin and the DSG FET gate.