JAJSCB2K April 2020 – July 2020 BQ77904 , BQ77905
PRODUCTION DATA
The load removal detection feature is implemented with the LD pin (see Table 8-2). When no undervoltage fault and current fault conditions are present, the LD pin is held in an open-drain state. Once any UV, OCD1, OCD2, or SCD fault occurs and load removal is selected as part of the recovery conditions, a high impedance pull-down path to VSS is enabled on the LD pin. With an external load still present, the LD pin will be externally pulled high: It is internally clamped to VLDCLAMP and should also be resistor-limited through RLD externally to avoid conducting excessive current. If the LD pin exceeds VLDT, this is interpreted as a load present condition. When the load is eventually removed, the internal high-impedance path to VSS should be sufficient to pull the LD pin below VLDT for tLD_DEG. This is interpreted as a load removed condition and is one of the recovery mechanisms selectable for undervoltage and overcurrent faults.
LD PIN | LOAD STATE |
---|---|
≥ VLDT | Load present |
< VLOT for tLD_DEG | Load removed |