JAJSL83D August 2020 – September 2022 BQ79612-Q1 , BQ79614-Q1 , BQ79616-Q1
PRODUCTION DATA
Address | 0x0788 | |||||||
Read Only | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | TR_WAIT | RR_TXDIS | RR_SOF | RR_BYTE _ERR | RR_UNEXP | RR_CRC | |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RSVD = | Reserved | |||||||
TR_WAIT = | The device is waiting for its turn to transfer a response out but the action is terminated because the device receives a new command. This bit is valid when broadcast or stack read command has been issued. 0 = No error 1 = Error detected | |||||||
RR_TXDIS = | Valid when [DIR_SEL] = 1, device receives a response but fails to transmit to the next device because the COML TX is disabled. The frame is counted as a discarded frame. 0 = No error 1 = Error detected | |||||||
RR_SOF = | Valid when [DIR_SEL] = 1. Detects a start-of-frame (SOF) error on COML. The SOF bit is set only in the initialization frame but the SOF bit is set in the current frame that is not expected. 0 = No error 1 = Error detected | |||||||
RR_BYTE_ERR = | Valid when [DIR_SEL] = 1. Detects any byte error, other than the error in the initialization byte, in the received response frame. This error can trigger one or more error bits set in the DEBUG_COMML_BIT register. 0 = No error 1 = Error detected | |||||||
RR_UNEXP = | If [DIR_SEL] = 0, but device received a response frame from COML which is an invalid condition and device will set this error bit. 0 = No error 1 = Error detected | |||||||
RR_CRC = | Indicates a CRC error that resulted in one or more COML response frames being discarded. Most other errors in the frame are not indicated as the frame was discarded. If [RR_BYTE_ERR] is observed on the final byte of the CRC, both CRC and BERR are indicated. 0 = No error 1 = Error detected |