JAJSL83D August 2020 – September 2022 BQ79612-Q1 , BQ79614-Q1 , BQ79616-Q1
PRODUCTION DATA
Address | 0x033A | |||||||
RW | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | VCCB_THR[4:0] | |||||||
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
VCCB_THR[4:0] = | Configures the VCELL vs. AUXCELL delta. The VCELL vs. AUXCELL check is considered pass if the measured delta is less than this threshold. This threshold applies to the bus bar comparison from Main to AUX ADC as well. Range from 6 to 99mV in 3mV step | |||||||
BB_THR[2:0] =RSVD = | Additional delta value added
to the VCCB_THR setting, used during VCELL vs. AUXCELL
comparison when comparing a cell connected above a bus bar (with
the bus bar connected to a VC channel individually). Range is from 5 mV to 40 mV in 5-mV steps.Reserved |