JAJSL83D August 2020 – September 2022 BQ79612-Q1 , BQ79614-Q1 , BQ79616-Q1
PRODUCTION DATA
Address | 0x032F | |||||||
RW | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
Name | RSVD | CB_PAUSE | FLTSTOP_EN | OTCB_EN | BAL_ACT[1:0] | BAL_GO | AUTO_BAL | |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
RSVD = | Reserved | |||||||
CB_PAUSE = | Pauses cell balancing on all cells to allow diagnostics to run. 0 = Normal cell balancing operation 1 = Pause all cell balancing | |||||||
FLTSTOP_EN = | Stops cell or module balancing if unmasked fault occurs. The
selection is sampled whenever [BAL_GO] = 1 is set by the host
MCU. 0 = Balancing is continuous regardless of fault condition (excluding thermal shutdown) 1 = All CB balancing stops when any unmasked fault occurs | |||||||
OTCB_EN = | Enables the OTCB detection during cell balancing. The selection is sampled whenever [BAL_GO] = 1 is set by the host MCU. 0 = Disable OTCB detection 1 = Enable OTCB detection | |||||||
BAL_ACT[1:0] = | Controls the device action when the MB and CB are completed. These bits are samples whenever [BAL_GO] = 1 is set by the host MCU. The action is valid. 00 = No action 01 = Enters SLEEP 10 = Enters SHUTDOWN 11 = Reserved | |||||||
BAL_GO = | Starts cell or module balancing. When written to 1, all balancing
configuration registers are sampled. Any change to the configuration
registers has no effect until this bit is written to 1 again. The
bit is self-clearing. 0 = Ready 1 = Start balancing | |||||||
AUTO_BAL = | Selects between auto or manual cell balance control. The selection is sampled whenever [BAL_GO] = 1 is set by the host MCU. 0 = Manual cell balancing 1 = Auto cell balancing |