JAJSEK1C August 2011 – August 2018 BUF20800-Q1
PRODUCTION DATA.
PARAMETER | CONDITIONS | BUF20800-Q1 | UNIT | |||||
---|---|---|---|---|---|---|---|---|
MIN | TYP | MAX | ||||||
ANALOG GAMMA BUFFER CHANNELS | ||||||||
OUT 1−9 output swing: high | Sourcing 10 mA, VREFH = 17.8 V, Code 1023,
TA = –40°C to +105°C |
17.6 | V | |||||
Sourcing 10 mA, VREFH = 17.8 V, Code 1023,
TA = +25°C |
17.7 | 17.8 | ||||||
OUT 10−18 output swing: high | Sourcing 10 mA, VREFH = 17.8 V, Code 978,
TA = –40°C to +105°C |
16.8 | 17.2 | |||||
OUT 1−9 output swing: low | Sinking 10 mA, VREFL = 0.2 V, Code 32,
TA = –40°C to +105°C |
0.6 | 1.0 | V | ||||
OUT 10−18 output swing: low | Sinking 10 mA, VREFL = 0.2 V, Code 00,
TA = –40°C to +105°C |
0.2 | 0.4 | |||||
VCOM buffer output swing: high | Sourcing 50 mA, VREFH =17.8 V,
TA = –40°C to +105°C |
13 | 15.5 | V | ||||
VCOM buffer output swing: low | Sinking 50 mA, VREFL = 0.2 V,
TA = –40°C to +105°C |
1 | 2.0 | V | ||||
IO | Output current (1) | All Channels, Code 512, Sinking/Sourcing | 40 | 45 | mA | |||
INL | Integral nonlinearity | No Load, VREFH = 17 V, VREFL = 1 V | 0.3 | 1.5 | Bits | |||
No Load, VREFH = 17 V, VREFL = 1 V, TA = –40°C to 105°C | 2.5 | |||||||
DNL | Differential nonlinearity | No Load, VREFH = 17 V, VREFL = 1 V | 0.3 | 1 | Bits | |||
Gain error | 0.12 | % | ||||||
tD | Program to out delay | 5 | μs | |||||
Output accuracy | No Load, VREFH = 17 V, VREFL = 1 V | ±20 | ±50 | mV | ||||
No Load, VREFH = 17 V, VREFL = 1 V,
TA = –40°C to +105°C |
±25 | mV | ||||||
RINH | Input resistance at VREFH and VREFL | 100 | MΩ | |||||
REG | Load regulation, All References | VOUT = VS/2,
IOUT = 5 mA to –5 mA Step |
0.5 | 1.5 | mV/mA | |||
40 mA, All Channels | VOUT = VS/2,
ISINKING = 40 mA, ISOURCING = 40 mA |
0.5 | 1.5 | mV/mA | ||||
ANALOG POWER SUPPLY | ||||||||
VS | Operating range | 7 | 18 | V | ||||
IS | Total analog supply current | No Load | 18 | 28 | mA | |||
Outputs at Reset Values, No Load, Two-Wire Bus Inactive,
TA = –40°C to +105°C |
28 | mA | ||||||
DIGITAL | ||||||||
VIH | Logic 1 input voltage | 0.7 × VSD | V | |||||
VIL | Logic 0 input voltage | 0.3 × VSD | V | |||||
VOL | Logic 0 output voltage | ISINK = 3 mA | 0.15 | 0.4 | V | |||
Input leakage | ±0.01 | ±10 | μA | |||||
fCLK | Clock frequency | Standard/Fast Mode, TA = –40°C to +105°C | 400 | kHz | ||||
High-Speed Mode, TA = –40°C to +105°C | 3.4 | MHz | ||||||
DIGITAL POWER SUPPLY | ||||||||
VSD | Operating range | 2.0 | 5.5 | V | ||||
ISD | Digital supply current (2) | Outputs at Reset Values, No Load, Two-Wire Bus Inactive | 25 | 50 | μA | |||
Outputs at Reset Values, No Load, Two-Wire Bus Inactive,
TA = –40°C to +105°C |
100 | μA | ||||||
TEMPERATURE RANGE | ||||||||
Operating temperature range | Junction Temperature < +125°C | –40 | +105 | °C | ||||
Storage temperature range | –65 | +150 | °C | |||||
θJA | Thermal resistance, HTSSOP-38:
Junction-to-Ambient |
30 | °C/W | |||||
θJC | Thermal resistance, HTSSOP-38:
Junction-to-Case |
15 | °C/W |