SWRS046I November 2006 – September 2018 CC1020
PRODUCTION DATA.
If calibration has been performed the PLL lock time is the time needed for the PLL to lock to the desired frequency when going from RX to TX mode or vice versa. The PLL lock time depends on the PLL loop filter bandwidth. Table 5-13 gives the PLL lock time for different PLL loop filter bandwidths.
C6
[nF] |
C7
[pF] |
C8
[pF] |
R2
[kΩ] |
R3
[kΩ] |
PLL LOCK TIME [µs] | Comment | ||
---|---|---|---|---|---|---|---|---|
1 | 2 | 3 | ||||||
220 | 8200 | 2200 | 1.5 | 4.7 | 900 | 180 | 1300 | Up to 4.8 kBaud data rate,
12.5 kHz channel spacing |
100 | 3900 | 1000 | 2.2 | 6.8 | 640 | 270 | 830 | Up to 4.8 kBaud data rate,
25 kHz channel spacing |
56 | 2200 | 560 | 3.3 | 10 | 400 | 140 | 490 | Up to 9.6 kBaud data rate,
50 kHz channel spacing |
15 | 560 | 150 | 5.6 | 18 | 140 | 70 | 230 | Up to 19.2 kBaud data rate,
100 kHz channel spacing |
3.9 | 120 | 33 | 12 | 39 | 75 | 50 | 180 | Up to 38.4 kBaud data rate,
150 kHz channel spacing |
1.0 | 27 | 3.3 | 27 | 82 | 30 | 15 | 55 | Up to 76.8 kBaud data rate,
200 kHz channel spacing |
0.2 | 1.5 | — | 47 | 150 | 14 | 14 | 28 | Up to 153.6 kBaud data rate,
500 kHz channel spacing |