JAJSQQ5A december 2022 – june 2023 CC1354R10
ADVANCE INFORMATION
PARAMETERS | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tSCLK_H/L | SCLK High or Low time | (tSPI/2) - 1 | tSPI / 2 | (tSPI/2) + 1 | ns | |
tCS.LEAD | CS lead-time, CS active to clock | 1 | SCLK | |||
tCS.LAG | CS lag time, Last clock to CS inactive | 1 | SCLK | |||
tCS.ACC | CS access time, CS active to MOSI data out | 1 | SCLK | |||
tCS.DIS | CS disable time, CS inactive to MOSI high inpedance | 1 | SCLK | |||
tSU.MI | MISO input data setup time(1) | VDDS = 3.3V | 12.5 | ns | ||
tSU.MI | MISO input data setup time | VDDS = 1.8V | 23.5 | ns | ||
tHD.MI | MISO input data hold time | 0 | ns | |||
tVALID.MO | MOSI output data valid time(2) | SCLK edge to MOSI valid,CL = 20 pF (4) | 13 | ns | ||
tHD.MO | MOSI output data hold time(3) | CL = 20 pF | 0 | ns |