JAJSQG9E April   2023  – September 2024 CC2340R2 , CC2340R5

PRODMIX  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. 機能ブロック図
  6. Device Comparison
  7. Pin Configurations and Functions
    1. 6.1 Pin Diagrams
      1. 6.1.1 Pin Diagram—RKP Package (Top View)
      2. 6.1.2 Pin Diagram – RGE Package (Top View)
      3. 6.1.3 Pin Diagram—YBG Package (Top View)
    2.     12
    3. 6.2 Signal Descriptions
      1.      14
      2.      15
      3.      16
      4.      17
      5.      18
      6.      19
      7.      20
      8.      21
      9.      22
      10.      23
      11.      24
      12.      25
      13.      26
      14.      27
      15.      28
      16.      29
      17.      30
      18.      31
    4. 6.3 Connections for Unused Pins and Modules
  8. Specifications
    1. 7.1  Absolute Maximum Ratings
    2. 7.2  ESD Ratings
    3. 7.3  Recommended Operating Conditions
    4. 7.4  DCDC
    5. 7.5  Global LDO (GLDO)
    6. 7.6  Power Supply and Modules
    7. 7.7  Battery Monitor
    8. 7.8  Temperature Sensor
    9. 7.9  Power Consumption - Power Modes
    10. 7.10 Power Consumption - Radio Modes
    11. 7.11 Nonvolatile (Flash) Memory Characteristics
    12. 7.12 Thermal Resistance Characteristics
    13. 7.13 RF Frequency Bands
    14. 7.14 Bluetooth Low Energy - Receive (RX)
    15. 7.15 Bluetooth Low Energy - Transmit (TX)
    16. 7.16 Zigbee and Thread - IEEE 802.15.4-2006 2.4 GHz (OQPSK DSSS1:8, 250 kbps) - RX
    17. 7.17 Zigbee and Thread - IEEE 802.15.4-2006 2.4 GHz (OQPSK DSSS1:8, 250 kbps) - TX
    18. 7.18 Proprietary Radio Modes
    19. 7.19 2.4 GHz RX/TX CW
    20. 7.20 Timing and Switching Characteristics
      1. 7.20.1 Reset Timing
      2. 7.20.2 Wakeup Timing
      3. 7.20.3 Clock Specifications
        1. 7.20.3.1 48 MHz Crystal Oscillator (HFXT)
        2. 7.20.3.2 48 MHz RC Oscillator (HFOSC)
        3. 7.20.3.3 32 kHz Crystal Oscillator (LFXT)
        4. 7.20.3.4 32 kHz RC Oscillator (LFOSC)
    21. 7.21 Peripheral Characteristics
      1. 7.21.1 UART
        1. 7.21.1.1 UART Characteristics
      2. 7.21.2 SPI
        1. 7.21.2.1 SPI Characteristics
        2. 7.21.2.2 SPI Controller Mode
        3. 7.21.2.3 SPI Timing Diagrams - Controller Mode
        4. 7.21.2.4 SPI Peripheral Mode
        5. 7.21.2.5 SPI Timing Diagrams - Peripheral Mode
      3. 7.21.3 I2C
        1. 7.21.3.1 I2C
        2. 7.21.3.2 I2C Timing Diagram
      4. 7.21.4 GPIO
        1. 7.21.4.1 GPIO DC Characteristics
      5. 7.21.5 ADC
        1. 7.21.5.1 Analog-to-Digital Converter (ADC) Characteristics
      6. 7.21.6 Comparators
        1. 7.21.6.1 Ultra-Low Power Comparator
    22. 7.22 Typical Characteristics
      1. 7.22.1 MCU Current
      2. 7.22.2 RX Current
      3. 7.22.3 TX Current
      4. 7.22.4 RX Performance
      5. 7.22.5 TX Performance
      6. 7.22.6 ADC Performance
  9. Detailed Description
    1. 8.1  Overview
    2. 8.2  System CPU
    3. 8.3  Radio (RF Core)
      1. 8.3.1 Bluetooth 5.3 Low Energy
      2. 8.3.2 802.15.4 (Thread and Zigbee)
    4. 8.4  Memory
    5. 8.5  Cryptography
    6. 8.6  Timers
    7. 8.7  Serial Peripherals and I/O
    8. 8.8  Battery and Temperature Monitor
    9. 8.9  µDMA
    10. 8.10 Debug
    11. 8.11 Power Management
    12. 8.12 Clock Systems
    13. 8.13 Network Processor
  10. Application, Implementation, and Layout
    1. 9.1 Reference Designs
    2. 9.2 Junction Temperature Calculation
  11. 10Device and Documentation Support
    1. 10.1 Device Nomenclature
    2. 10.2 Tools and Software
      1. 10.2.1 SimpleLink™ Microcontroller Platform
    3. 10.3 Documentation Support
    4. 10.4 サポート・リソース
    5. 10.5 Trademarks
    6. 10.6 静電気放電に関する注意事項
    7. 10.7 用語集
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Analog-to-Digital Converter (ADC) Characteristics

Tc = 25°C, VDDS = 3.0V, unless otherwise noted.(2)
Performance numbers require use of offset and gain adjustments in software by TI-provided ADC drivers.
 
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ADC Power Supply and Input Range Conditions
V(Ax) Analog input voltage range All ADC analog input pins Ax 0 VDDS V
I(ADC) single-ended mode Operating supply current
into VDDS terminal 
RES = 0x0 (12Bit mode), Fs = 1.2MSPS, Internal reference OFF (ADCREF_EN = 0), VeREF+ = VDDS 480 μA
RES = 0x0 (12Bit mode), Fs = 266ksps, Internal reference ON (ADCREF_EN = 0), ADCREF = 2.5V 365
CI GPIO  Input capacitance into a single terminal 5 7 pF
RI GPIO Input MUX ON-resistance 0.5 1
ADC Switching Characteristics
FS ADCREF ADC sampling frequency when using the internal ADC reference voltage ADCREF_EN = 1, RES = 0x0 (12-bit), VDDS = 1.71V to VDDSmax 267 (1) ksps
FS ADCREF ADC sampling frequency when using the internal ADC reference voltage ADCREF_EN = 1, RES = 0x1 (10-bit), VDDS = 1.71V to VDDSmax 308 (1) ksps
FS ADCREF ADC sampling frequency when using the internal ADC reference voltage ADCREF_EN = 1, RES = 0x2 (8-bit), VDDS = 1.71V to VDDSmax 400 (1) ksps
FS EXTREF ADC sampling frequency when using the external ADC reference voltage ADCREF_EN = 0, VeREF+ = VDDS, RES = 0x0 (12-bit), VDDS = 1.71V to VDDSmax 1.2 (1) Msps
FS EXTREF ADC sampling frequency when using the external ADC reference voltage ADCREF_EN = 0, VeREF+ = VDDS, RES = 0x1 (10-bit), VDDS = 1.71V to VDDSmax 1.33 (1) Msps
FS EXTREF ADC sampling frequency when using the external ADC reference voltage ADCREF_EN = 0, VeREF+ = VDDS, RES = 0x2 (8-bit), VDDS = 1.71V to VDDSmax 1.6 (1) Msps
NCONVERT Clock cycles for conversion RES = 0x0 (12-bit) 14 cycles
NCONVERT Clock cycles for conversion RES = 0x1 (10-bit) 12 cycles
NCONVERT Clock cycles for conversion RES = 0x2 (8-bit) 9 cycles
tSample Sampling time RES = 0x0 (12-bit), RS = 25 Ω, Cpext = 10 pF. +/- 0.5 LSB settling 250 ns
tVSUPPLY/3(sample) Sample time required when Vsupply/3 channel is selected 20 µs
ADC Linearity Parameters
EI Integral linearity error (INL) for single-ended inputs 12-bit Mode, VR+ = VeREF+ = VDDS, VDDS=1.71-->3.8 +/- 2 LSB
ED Differential linearity error (DNL) 12-bit Mode, VR+ = VeREF+ = VDDS, VDDS=1.71-->3.8 +/- 1 LSB
EO Offset error 12-bit Mode, External reference, VR+ = VeREF+ = VDDS, VDDS=1.71-->3.8 1.98 LSB
EO Offset error 12-bit Mode, Internal reference, VR+ = ADCREF = 2.5V 1.02 LSB
EG Gain error External Reference, VR+ = VeREF+ = VDDS , VDD= 1.71-->3.8 +/- 2 LSB
EG Gain error Internal reference, VR+ = ADCREF = 2.5V +/- 40 LSB
ADC Dynamic Parameters
ENOB Effective number of bits  ADCREF_EN = 0, VeREF+ = VDDS =3.3V, VeREF-=0V, RES = 0x2 (8-bit) 8 bit
ENOB Effective number of bits  ADCREF_EN = 0, VeREF+ = VDDS =3.3V, VeREF-=0V, RES = 0x1 (10-bit) 9.9 bit
ENOB Effective number of bits  ADCREF_EN = 0, VeREF+ = VDDS =3.3V, VeREF-=0V, RES = 0x0 (12-bit) 11.2 bit
ENOB Effective number of bits ADCREF_EN = 1, ADCREF_VSEL = {2.5V, 1.4V}, RES = 0x2 (8-bit) 8 bit
ENOB Effective number of bits ADCREF_EN = 1, ADCREF_VSEL = {2.5V, 1.4V} , RES = 0x1 (10-bit)
9.6
 
bit
ENOB Effective number of bits ADCREF_EN = 1, ADCREF_VSEL = {2.5V, 1.4V}, RES = 0x0 (12-bit)
10.4
bit
ENOB Effective number of bits VDDS reference, RES = 0x0 (12-bit)
11.2
bit
SINAD Signal-to-noise and distortion ratio ADCREF_EN = 0, VeREF+ = VDDS =3.3V, VeREF-=0V, RES = 0x0 (12-bit)
 

69.18
 
dB
SINAD Signal-to-noise and distortion ratio ADCREF_EN = 1, ADCREF_VSEL = {2.5V, 1.4V}, RES = 0x0 (12-bit)

 

64.37
 
dB
SINAD Signal-to-noise and distortion ratio VDDS reference, RES = 0x0 (12-bit)

 

69.18
 
dB
ADC External Reference
EXTREF Positive external reference voltage input ADCREF_EN=0, ADC reference sourced from external reference pin (VeREF+) 1.4 VDDS V
EXTREF Negative external reference voltage input ADCREF_EN=0, ADC reference sourced from external reference pin (VeREF-) 0 V
ADC Temperature Diode, Supply Monitor
Temp_diode Accuracy Temperature Error ADC input channel: Temp diode voltage, Error calculated in temperature range: -30C to +40C, with single point calibration (2) +/- 3 C
ADC Internal Input: VSUPPLY / 3 Accuracy Vsupply voltage divider accuracy for supply monitoring ADC input channel: Vsupply monitor +/- 1 %
ADC Internal Input: IVsupply / 3 Vsupply voltage divider current consumption ADC input channel Vsupply monitor. Vsupply=VDDS=3.3V 10 µA
ADC Internal and VDDS Reference
VDDSREF Positive ADC reference voltage ADC reference sourced from VDDS VDDS V
ADCREF Internal ADC Reference Voltage ADCREF_EN = 1, ADCREF_VSEL = 0, VDDS = 1.71V - VDDSmax 1.4 V
ADCREF_EN = 1, ADCREF_VSEL = 1, VDDS = 2.7V - VDDSmax 2.5 V
IADCREF Operating supply current into VDDA terminal with internal reference ON ADCREF_EN = 1, VDDA = 1.7V to VDDAmax, ADCREF_VSEL = {0,1}  80 µA
tON Internal ADC Reference Voltage power on-time ADCREF_EN = 1 2 µs
Measured with 48MHz HFOSC
Using IEEE Std 1241-2010 for terminology and test methods