JAJSG43B June 2012 – September 2018 CC430F5123 , CC430F5125 , CC430F5143 , CC430F5145 , CC430F5147 , CC430F6147
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | PMMCOREVx | VCC | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|---|
tSTE,LEAD | STE lead time, STE low to clock | 0 | 1.8 V | 11 | ns | ||
3 V | 8 | ||||||
3 | 2.4 V | 7 | |||||
3 V | 6 | ||||||
tSTE,LAG | STE lag time, Last clock to STE high | 0 | 1.8 V | 3 | ns | ||
3 V | 3 | ||||||
3 | 2.4 V | 3 | |||||
3 V | 3 | ||||||
tSTE,ACC | STE access time, STE low to SOMI data out | 0 | 1.8 V | 66 | ns | ||
3 V | 50 | ||||||
3 | 2.4 V | 36 | |||||
3 V | 30 | ||||||
tSTE,DIS | STE disable time, STE high to SOMI high impedance | 0 | 1.8 V | 30 | ns | ||
3 V | 23 | ||||||
3 | 2.4 V | 16 | |||||
3 V | 13 | ||||||
tSU,SI | SIMO input data setup time | 0 | 1.8 V | 5 | ns | ||
3 V | 5 | ||||||
3 | 2.4 V | 2 | |||||
3 V | 2 | ||||||
tHD,SI | SIMO input data hold time | 0 | 1.8 V | 5 | ns | ||
3 V | 5 | ||||||
3 | 2.4 V | 5 | |||||
3 V | 5 | ||||||
tVALID,SO | SOMI output data valid time(2) | UCLK edge to SOMI valid,
CL = 20 pF |
0 | 1.8 V | 76 | ns | |
3 V | 60 | ||||||
3 | 2.4 V | 44 | |||||
3 V | 40 | ||||||
tHD,SO | SOMI output data hold time(3) | CL = 20 pF | 0 | 1.8 V | 18 | ns | |
3 V | 12 | ||||||
3 | 2.4 V | 10 | |||||
3 V | 8 |