4 Revision History
Changes from F Revision (January 2015) to G Revision
-
Removed minimum and maximum values and added typical value to on-chip load capacitance in Electrical Characteristics Go
Changes from E Revision (July 2014) to F Revision
-
Added Low Noise Clock Generator: 550 fs rms typical (10 kHz to 20 MHz Integration Bandwidth), FC = 100 MHz in Features sectionGo
-
Added Low Noise Jitter Cleaner: 2.6 ps rms typical (10 kHz to 20 MHz Integration Bandwidth), FC = 100 MHz in Features sectionGo
Changes from D Revision (April 2011) to E Revision
-
Changed Added, updated, or revised the following sections: Features; Application and Implementation; Power Supply Recommendations ; Layout ; Device and Documentation Support ; Mechanical, Packaging, and Ordering Information Go
-
Changed Bit Name from LOCKW(3) to LOCKW(2)Go
-
Changed Bit Name from LOCKW(2) to LOCKW(1)Go
-
Changed Bit Name from LOCKW(1) to LOCKW(0)Go
-
Changed REGISTER.BIT from 5.26 to 5.25, from 5.25 to 5.24, from 5.24 to 5.23, from 5.23 to 5.22. Go
Changes from C Revision (February, 2010) to D Revision
-
Changed 0 to 1 in SPI_LE descriptionGo
-
Changed last sentence in Description column of Pin 46 and Pin 2Go
-
Changed Outputs to Output 1 in PLVCMOS Test Conditions, changed PD to Power_Down in LVCMOS INPUT MODE, and deleted (LVCMOS signals) from Input capacitance in Electrical CharacteristicsGo
-
Changed TIMING REQUIREMENTS tableGo
-
Added 1 row to TIMING Requirements table - Input Clock Slew Rate...Go
-
Added SPI CONTROL INTERFACE TIMING sectionGo
-
Changed Functional Block Diagrams Go
-
Changed pin names in Figure 11Go
-
Changed Feedback Divider value in Figure 15Go
-
Changed are 25°C to (nominal conditions) in Table 3Go
-
Changed Poer Down state SPI Port status from ON to OFF in Table 4Go
-
Changed Figure 18 Go
-
Changed Table 5 Go
-
Added note to Table 7Go
-
Changed AUXSEL from X to 0 in Table 7Go
-
Added note to Table 21Go
-
Added new sections Crystal Input Interface, VCO Calibration, and Startup Time Estimation.Go
-
Changed Serial Peripheral Interface (SPI) sectionGo
-
Changed Table 6 to Table 38 in Writing to EEPROM sectionGo
-
Changed RAM bit 1 and RAM bit 2 in Table 43Go
-
Added note and changed Smart MUX description in Table 45Go
-
Changed 1 to 0 in rows PRINVBB and SECINVB6 in the description columnGo
-
Changed RAM bit 22 from 0 to 1 and changed RAM bit 24 from 0 to 1 in Table 47Go
-
Changed Table 48 Go
Changes from B Revision (July, 2009) to C Revision
-
Deleted LVCMOS INPUT MODE (AUX_IN) section from Electrical Characteristics tableGo