JAJSHR9B
July 2020 – October 2021
CDCE6214-Q1
PRODUCTION DATA
1
特長
2
アプリケーション
3
概要
4
Revision History
5
概要 (続き)
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
EEPROM Characteristics
7.6
Reference Input, Single-Ended Characteristics
7.7
Reference Input, Differential Characteristics
7.8
Reference Input, Crystal Mode Characteristics
7.9
General-Purpose Input Characteristics
7.10
Triple Level Input Characteristics
7.11
Logic Output Characteristics
7.12
Phase Locked Loop Characteristics
7.13
Closed-Loop Output Jitter Characteristics
7.14
Input and Output Isolation
7.15
Buffer Mode Characteristics
7.16
PCIe Spread Spectrum Generator
7.17
LVCMOS Output Characteristics
7.18
LP-HCSL Output Characteristics
7.19
LVDS Output Characteristics
7.20
Output Synchronization Characteristics
7.21
Power-On Reset Characteristics
7.22
I2C-Compatible Serial Interface Characteristics
7.23
Timing Requirements, I2C-Compatible Serial Interface
7.24
Power Supply Characteristics
7.25
Typical Characteristics
8
Parameter Measurement Information
8.1
Reference Inputs
8.2
Outputs
8.3
Serial Interface
8.4
PSNR Test
8.5
Clock Interfacing and Termination
8.5.1
Reference Input
8.5.2
Outputs
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Reference Block
9.3.1.1
Zero Delay Mode, Internal and External Path
9.3.2
Phase-Locked Loop (PLL)
9.3.2.1
PLL Configuration and Divider Settings
9.3.2.2
Spread Spectrum Clocking
9.3.2.3
Digitally-Controlled Oscillator/ Frequency Increment and Decrement - Serial Interface Mode and GPIO Mode
9.3.3
Clock Distribution
9.3.3.1
Glitchless Operation
9.3.3.2
Divider Synchronization
9.3.3.3
Global and Individual Output Enable
9.3.4
Power Supplies and Power Management
9.3.5
Control Pins
9.4
Device Functional Modes
9.4.1
Operation Modes
9.4.1.1
Fall-Back Mode
9.4.1.2
Pin Mode
9.4.1.3
Serial Interface Mode
9.5
Programming
9.5.1
I2C Serial Interface
9.5.2
EEPROM
9.5.2.1
EEPROM - Cyclic Redundancy Check
9.5.2.2
Recommended Programming Procedure
9.5.2.3
EEPROM Access
9.5.2.3.1
Register Commit Flow
9.5.2.3.2
Direct Access Flow
9.5.2.4
Register Bits to EEPROM Mapping
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.3
Application Curves
11
Power Supply Recommendations
11.1
Power-Up Sequence
11.2
Decoupling
12
Layout
12.1
Layout Guidelines
12.2
Layout Examples
13
Device and Documentation Support
13.1
Device Support
13.1.1
Development Support
13.1.2
Device Nomenclature
13.2
Receiving Notification of Documentation Updates
13.3
サポート・リソース
13.4
Trademarks
13.5
Electrostatic Discharge Caution
13.6
Glossary
14
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
RGE|24
サーマルパッド・メカニカル・データ
発注情報
jajshr9b_oa
jajshr9b_pm
8
Parameter Measurement Information