IDD |
Supply current (see Figure 1) |
All outputs off, fCLK = 27 MHz, fVCO = 135 MHz, fOUT = 27 MHz |
All PLLS on |
|
20 |
|
mA |
Per PLL |
|
9 |
|
IDDOUT |
Supply current (see Figure 2 and Figure 3) |
No load, all outputs on, fOUT = 27 MHz |
CDCE925, VDDOUT = 3.3 V |
|
2 |
|
mA |
CDCEL925, VDDOUT = 1.8 V |
|
1 |
|
IDDPD |
Power-down current. Every circuit powered down except SDA/SCL |
fIN = 0 MHz, VDD = 1.9 V |
|
30 |
|
µA |
VPUC |
Supply voltage VDD threshold for power-up control circuit |
|
0.85 |
|
1.45 |
V |
fVCO |
VCO frequency range of PLL |
|
80 |
|
230 |
MHz |
fOUT |
LVCMOS output frequency |
CDCEx925 VDDOUT = 1.8 V |
230 |
|
|
MHz |
LVCMOS |
VIK |
LVCMOS input voltage |
VDD = 1.7 V, IS = –18 mA |
|
|
–1.2 |
V |
II |
LVCMOS input current |
VI = 0 V or VDD, VDD = 1.9 V |
|
|
±5 |
µA |
IIH |
LVCMOS input current for S0/S1/S2 |
VI = VDD, VDD = 1.9 V |
|
|
5 |
µA |
IIL |
LVCMOS Input current for S0/S1/S2 |
VI = 0 V, VDD = 1.9 V |
|
|
–4 |
µA |
CI |
Input capacitance at Xin/Clk |
VIClk = 0 V or VDD |
|
6 |
|
pF |
Input capacitance at Xout |
VIXout = 0 V or VDD |
|
2 |
|
Input capacitance at S0/S1/S2 |
VIS = 0 V or VDD |
|
3 |
|
CDCE925 – LVCMOS FOR VDDOUT = 3.3 V |
VOH |
LVCMOS high-level output voltage |
VDDOUT = 3 V, IOH = –0.1 mA |
2.9 |
|
|
V |
VDDOUT = 3 V, IOH = –8 mA |
2.4 |
|
|
VDDOUT = 3 V, IOH = –12 mA |
2.2 |
|
|
VOL |
LVCMOS low-level output voltage |
VDDOUT = 3 V, IOL = 0.1 mA |
|
|
0.1 |
V |
VDDOUT = 3 V, IOL = 8 mA |
|
|
0.5 |
VDDOUT = 3 V, IOL = 12 mA |
|
|
0.8 |
tPLH, tPHL |
Propagation delay |
All PLL bypass |
|
3.2 |
|
ns |
tr/tf |
Rise and fall time |
VDDOUT = 3.3 V (20%–80%) |
|
0.6 |
|
ns |
tjit(cc) |
Cycle-to-cycle jitter(2)(3) |
1 PLL switching, Y2-to-Y3 |
|
50 |
70 |
ps |
2 PLL switching, Y2-to-Y5 |
|
90 |
130 |
tjit(per) |
Peak-to-peak period jitter(3) |
1 PLL switching, Y2-to-Y3 |
|
60 |
100 |
ps |
2 PLL switching, Y2-to-Y5 |
|
100 |
160 |
tsk(o) |
Output skew (4) |
fOUT = 50 MHz, Y1-to-Y3 |
|
|
70 |
ps |
fOUT = 50 MHz, Y2-to-Y5 |
|
|
150 |
odc |
Output duty cycle (5) |
fVCO = 100 MHz, Pdiv = 1 |
45% |
|
55% |
|
CDCE925 – LVCMOS FOR VDDOUT = 2.5 V |
VOH |
LVCMOS high-level output voltage |
VDDOUT = 2.3 V, IOH = –0.1 mA |
2.2 |
|
|
V |
VDDOUT = 2.3 V, IOH = –6 mA |
1.7 |
|
|
VDDOUT = 2.3 V, IOH = –10 mA |
1.6 |
|
|
VOL |
LVCMOS low-level output voltage |
VDDOUT = 2.3 V, IOL = 0.1 mA |
|
|
0.1 |
V |
VDDOUT = 2.3 V, IOL = 6 mA |
|
|
0.5 |
VDDOUT = 2.3 V, IOL = 10 mA |
|
|
0.7 |
tPLH, tPHL |
Propagation delay |
All PLL bypass |
|
3.6 |
|
ns |
tr/tf |
Rise and fall time |
VDDOUT = 2.5 V (20%–80%) |
|
0.8 |
|
ns |
tjit(cc) |
Cycle-to-cycle jitter(2) (3) |
1 PLL switching, Y2-to-Y3 |
|
50 |
70 |
ps |
2 PLL switching, Y2-to-Y5 |
|
90 |
130 |
tjit(per) |
Peak-to-peak period jitter(3) |
1 PLL switching, Y2-to-Y3 |
|
60 |
100 |
ps |
2 PLL switching, Y2-to-Y5 |
|
100 |
160 |
tsk(o) |
Output skew(4) |
fOUT = 50 MHz, Y1-to-Y3 |
|
|
70 |
ps |
fOUT = 50 MHz, Y2-to-Y5 |
|
|
150 |
odc |
Output duty cycle(5) |
fVCO = 100 MHz, Pdiv = 1 |
45% |
|
55% |
|
CDCEL925 – LVCMOS FOR VDDOUT = 1.8 V |
VOH |
LVCMOS high-level output voltage |
VDDOUT = 1.7 V, IOH = –0.1 mA |
1.6 |
|
|
V |
VDDOUT = 1.7 V, IOH = –4 mA |
1.4 |
|
|
VDDOUT = 1.7 V, IOH = –8 mA |
1.1 |
|
|
VOL |
LVCMOS low-level output voltage |
VDDOUT = 1.7 V, IOL = 0.1 mA |
|
|
0.1 |
V |
VDDOUT = 1.7 V, IOL = 4 mA |
|
|
0.3 |
VDDOUT = 1.7 V, IOL = 8 mA |
|
|
0.6 |
tPLH, tPHL |
Propagation delay |
All PLL bypass |
|
2.6 |
|
ns |
tr/tf |
Rise and fall time |
VDDOUT = 1.8 V (20%–80%) |
|
0.7 |
|
ns |
tjit(cc) |
Cycle-to-cycle jitter (2) (3) |
1 PLL switching, Y2-to-Y3 |
|
80 |
110 |
ps |
2 PLL switching, Y2-to-Y5 |
|
130 |
200 |
tjit(per) |
Peak-to-peak period jitter (3) |
1 PLL switching, Y2-to-Y3 |
|
100 |
130 |
ps |
2 PLL switching, Y2-to-Y5 |
|
150 |
220 |
tsk(o) |
Output skew (4) |
fOUT = 50 MHz, Y1-to-Y3 |
|
|
50 |
ps |
fOUT = 50 MHz, Y2-to-Y5 |
|
|
110 |
odc |
Output duty cycle (5) |
fVCO = 100 MHz, Pdiv = 1 |
45% |
|
55% |
|
SDA AND SCL |
VIK |
SCL and SDA input clamp voltage |
VDD = 1.7 V, II = –18 mA |
|
|
–1.2 |
V |
IIH |
SCL and SDA input current |
VI = VDD, VDD = 1.9 V |
|
|
±10 |
µA |
VIH |
SDA/SCL input high voltage(6) |
|
0.7 × VDD |
|
|
V |
VIL |
SDA/SCL input low voltage(6) |
|
|
|
0.3 × VDD |
V |
VOL |
SDA low-level output voltage |
IOL = 3 mA, VDD = 1.7 V |
|
|
0.2 × VDD |
V |
CI |
SCL/SDA Input capacitance |
VI = 0 V or VDD |
|
3 |
10 |
pF |