JAJSDY3F July 2017 – January 2024 CDCI6214
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIH | Input voltage, logic high | 0.7 × VDDREF | V | |||
VIL | Input voltage, logic low | 0.3 × VDDREF | V | |||
VHYS | Input Schmitt trigger hysteresis | VDDREF = 3.3 V, fSCL = 400 kHz | 156 | mV | ||
VHYS | Input Schmitt trigger hysteresis | VDDREF = 2.5 V, fSCL = 400 kHz | 118 | mV | ||
VHYS | Input Schmitt trigger hysteresis | VDDREF = 1.8 V, fSCL = 400 kHz | 85 | mV | ||
IIH | Input leakage current | VDDREF = 0.17 V..3.12 V | –10 | 10 | μA | |
VOL | Low-level output voltage | At 3-mA sink current, VDDREF = 3.3 V – 5% | 0.4 | V | ||
VOL | Low-level output voltage | At 3-mA sink current, VDDREF = 2.5 V – 5% | 0.4 | V | ||
VOL | Low-level output voltage | At 2-mA sink current, VDDREF = 1.8 V – 5% | 0.342 | V | ||
IOL | Low-level output current | VOL = 0.4 V | 3 | mA | ||
CIN | Input capacitance | 10 | pF |