JAJSDY3F July 2017 – January 2024 CDCI6214
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tSK_HCSL | Skew between HCSL | Y[4:1] = HCSL, fOY[4:1] = 100 MHz | 140 | ps | ||
tSK_DIFFAC | Skew between progr. differential AC | Y[4:1] = programmable output swing, fOY[4:1] = 100 MHz | 150 | ps | ||
tSK_LVCMOS | Skew between LVCMOS | Y[4:1] = LVCMOS, fOY[4:1] = 100 MHz | 100 | ps | ||
tSK_LVCMOS_BYP | Skew between LVCMOS to Bypass | Y[4:0] = LVCMOS, fOY[4:0] = 100 MHz | 3 | ns | ||
tPD_ZDM | Propagation delay | REF = 67 MHz, VCO = 2680 MHz, PSFB = 4, PSAY_ODD = 4, PSBY_EVEN = 4, IODY_ODD = 10, IODY_EVEN = 10, YP_ODD = YN_ ODD = IOD, in ext. ZDM, LVCMOS | –600 | 600 | ps |