JAJSDY3F July 2017 – January 2024 CDCI6214
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
fPFD | Phase detector frequency | 1 | 100 | MHz | ||
fVCO | Voltage-controlled oscillator frequency | 2400 | 2800 | MHz | ||
fBW | Configurable closed-loop PLL bandwidth | REF = 25 MHz | 100 | 3000 | kHz | |
fCLKDIST | Clock distribution frequency | 400 | 700 | MHz | ||
KVCO | Voltage-controlled oscillator gain | fVCO = 2.4 GHz | 62 | MHz/V | ||
KVCO | Voltage-controlled oscillator gain | fVCO = 2.5 GHz | 62 | MHz/V | ||
KVCO | Voltage-controlled oscillator gain | fVCO = 2.8 GHz | 92 | MHz/V | ||
|ΔTCL| | Allowable temperature drift for continuous lock | dT/dt ≤ 20 K / min | 125 | °C |