JAJSDY3F July 2017 – January 2024 CDCI6214
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
IDD_REF | Reference input current | DBL = on | 4 | mA | ||
IDD_XIN | Crystal input current | Crystal with Pmax = 200 μW | 2 | mA | ||
IDD_VCO | VCO and PLL current | fVCO = 2500 MHz, PSFB = PSA = 4 and PSB = off | 13 | mA | ||
IDD_OUT | Output channel current | Activated output channel, 1x LVDS 156.25 MHz | 10 | mA | ||
IDD_IOD | Output integer divider current | 2 | mA | |||
IDD_PDN | Power-down current | Using reset pin / bits | 3 | mA | ||
IDD_TYP | Typical current | 4x 156.25-MHz LVDS case using crystal input and doubler | 83 | mA | ||
LPSNR | Power supply noise rejection(1) | Yx = 100 MHz LVDS, on one of VDDx injected sine wave 50 mV at fINJ = 10 kHz, | –56 | dBc | ||
LPSNR | Power supply noise rejection(1) | Yx = 100MHz LVDS, on one of VDDx injected sine wave 50 mV at fINJ = 100 kHz | –46 | dBc | ||
LPSNR | Power supply noise rejection(1) | Yx = 100MHz LVDS, on one of VDDx injected sine wave 50 mV at fINJ = 1 MHz | –49 | dBc | ||
LPSNR | Power supply noise rejection(1) | Yx = 100MHz LVDS, on one of VDDx injected sine wave 50 mV at fINJ = 10 MHz | –69 | dBc | ||
LPSNR | Power supply noise rejection(1) | Yx = 100MHz LVDS, on one of VDDx injected sine wave 50 mV at fINJ = 20 MHz | –74 | dBc | ||
LPSNR | Power supply noise rejection(1) | Yx = 100MHz LVDS, on one of VDDx injected sine wave 50 mV at fINJ = 40 MHz | –73 | dBc |