JAJSDY3F July 2017 – January 2024 CDCI6214
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tPW_G | Pulse width of suppressed glitches | 50 | ns | |||
fSCL | SCL clock frequency | Standard | 100 | kHz | ||
fSCL | SCL clock frequency | Fast-mode | 400 | kHz | ||
tSU_STA | Setup time start condition | SCL = VIH before SDA = VIL | 0.6 | μs | ||
tH_STA | Hold time start condition | SCL = VIL after SCL = VIL. After this time, the first clock edge is generated. | 0.6 | μs | ||
tSU_SDA | Setup time data | SDA valid after SCL = VIL, fSCL = 100 kHz | 250 | ns | ||
tSU_SDA | Setup time data | SDA valid after SCL = VIL, fSCL = 400 kHz | 100 | ns | ||
tH_SDA | Hold time data | SDA valid before SCL = VIH | 0 | μs | ||
tPWH_SCL | Pulse width high, SCL | fSCL = 100 kHz | 4 | μs | ||
tPWH_SCL | Pulse width high, SCL | fSCL = 400 kHz | 0.6 | μs | ||
tPWL_SCL | Pulse width low, SCL | fSCL = 100 kHz | 4.7 | μs | ||
tPWL_SCL | Pulse width low, SCL | fSCL = 400 kHz | 1.3 | μs | ||
tOF | Output fall time | COUT = 10..400 pF | 250 | ns |