JAJSED0G May 2012 – January 2018 CDCM6208
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
fOUT-F | Output frequency | Fract out divVDD_Yx_Yy = 2.5/3.3 V | 0.78 | 250 | MHz | ||
Integer out divVDD_Yx_Yy = 2.5/3.3 V | 1.55 | 250 | |||||
Int or frac out divVDD_Yx_Yy = 1.8 V | 0.78/1.5 | 200 | |||||
fACC-F | Output frequency error (1) | Fractional output divider | –1 | 1 | ppm | ||
VOH | Output high voltage (normal mode) | VDD_Yx = min to max,
IOH = -1 mA |
0.8 × VDD_Yx_Yy | V | |||
VOL | Output low voltage (normal mode) | VDD_Yx = min to max,
IOL = 100 µA |
0.2 × VDD_Yx_Yy | V | |||
VOH | Output high voltage (slow mode) | VDD_Yx = min to max,
IOH = -100 µA |
0.7 × VDD_Yx_Yy | V | |||
VOL | Output low voltage (slow mode) | VDD_Yx = min to max,
IOL = 100 µA |
0.3 × VDD_Yx_Yy | V | |||
IOH | Output high current | V OUT = VDD_Yx_Yy/2 | |||||
Normal mode | –50 | –8 | mA | ||||
Slow mode | –45 | –5 | mA | ||||
IOL | Output low current | V OUT = VDD_Yx_Yy/2 | |||||
Normal mode | 10 | 55 | mA | ||||
Slow mode | 5 | 40 | mA | ||||
tSLEW-RATE-N | Output rise/fall slew rate (normal mode) | 20% to 80%, VDD_Yx_Yy = 2.5/3.3 V, CL = 5 pF | 5.37 | V/ns | |||
Output rise/fall slew rate (normal mode) | 20% to 80%, VDD_Yx_Yy = 1.8 V, CL = 5 pF | 2.62 | V/ns | ||||
tSLEW-RATE-S | Output rise/fall slew rate (slow mode) | 20% to 80%, VDD_Yx_Yy = 2.5/3.3 V, CL = 5 pF | 4.17 | V/ns | |||
Output rise/fall slew rate (slow mode) | 20% to 80%, VDD_Yx_Yy = 1.8 V, CL = 5 pF | 1.46 | V/ns | ||||
PN-floor | Phase noise floor | fOUT = 122.88 MHz | –159.5 | 154 | dBc/Hz | ||
ODC | Output duty cycle | Not in bypass mode | 45% | 55% | |||
ROUT | Output impedance | V OUT = VDD_Yx/2 | Normal mode | 30 | 50 | 90 | Ω |
Slow mode | 45 | 74 | 130 |