JAJST12E
April 2004 – February 2024
CDCVF2509
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
Pin Configuration and Functions
4
Specifications
4.1
Absolute Maximum Ratings
4.2
Dissipation Ratings
4.3
Recommended Operating Conditions
4.4
Package Thermal Resistance
4.5
Electrical Characteristics
4.6
Timing Requirements
4.7
Switching Characteristics
4.8
Typical Characteristics
5
Parameter Measurement Information
6
Device and Documentation Support
6.1
Documentation Support
6.1.1
Related Documentation
6.2
サポート・リソース
6.3
Trademarks
6.4
静電気放電に関する注意事項
6.5
用語集
7
Revision History
8
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
PW|24
サーマルパッド・メカニカル・データ
発注情報
jajst12e_oa
jajst12e_pm
4.8
Typical Characteristics
Figure 4-1
Static Phase Error vs Load Capacitance
Figure 4-3
Static Phase Error vs Supply Voltage at FBOUT
Figure 4-5
Jitter vs Clock Frequency at FBOUT
Figure 4-7
Supply Current vs Clock Frequency
Figure 4-2
Static Phase Error vs Load Capacitance
Figure 4-4
Static Phase Error vs Clock Frequency
Figure 4-6
Analog Supply Current vs Clock Frequency
Trace length FBOUT to FBIN = 5 mm, Z
O
= 50 Ω
C
(LY)
= Lumped capacitive load Y
1-n
C
(LFx)
= Lumped feedback capacitance at FBOUT = FBIN
C
(LFx)
= Lumped feedback capacitance at FBOUT = FBIN.