SLPS416C
June 2014 – March 2015
CSD95372AQ5M
PRODUCTION DATA.
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Typical Power Stage Characteristics
7
Detailed Description
7.1
Functional Block Diagram
7.2
Functional Description
7.2.1
Powering the CSD95372AQ5M and Gate Drivers
7.2.2
Undervoltage Lockout (UVLO) Protection
7.2.3
ENABLE
7.2.4
Power Up Sequencing
7.2.5
PWM
7.2.6
FCCM
7.2.7
TAO/FAULT (Thermal Analog Output/Protection Flag)
7.2.8
Over Temperature
7.2.9
Gate Drivers
8
Application and Implementation
8.1
Application Information
8.2
Power Loss Curves
8.3
Safe Operating Curves (SOA)
8.4
Normalized Curves
8.5
Calculating Power Loss and SOA
8.5.1
Design Example
8.5.2
Calculating Power Loss
8.5.3
Calculating SOA Adjustments
9
Layout
9.1
Layout Guidelines
9.1.1
Recommended Schematic Overview
9.1.2
Recommended PCB Design Overview
9.1.2.1
Electrical Performance
9.1.2.2
Thermal Performance
9.1.3
Sensing Performance
9.2
Layout Example
10
Application Schematic
11
Device and Documentation Support
11.1
Trademarks
11.2
Electrostatic Discharge Caution
11.3
Glossary
12
Mechanical, Packaging, and Orderable Information
12.1
Mechanical Drawing
12.2
Recommended PCB Land Pattern
12.3
Recommended Stencil Opening
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
DQP|12
サーマルパッド・メカニカル・データ
発注情報
slps416c_oa
slps416c_pm
10 Application Schematic