4 Revision History
Changes from C Revision (July 2013) to D Revision
-
Added description of internal connection to pin 7 in the Pin Functions tableGo
-
Added ESD Ratings tableGo
-
Added a NOTE to the Application and Implementation sectionGo
-
Added Layout sectionGo
-
Added the Device and Documentation Support sectionGo
-
Changed Mechanical Data section to Mechanical, Packaging, and Orderable Information sectionGo
Changes from B Revision (May 2013) to C Revision
-
Added dimension row b2 to the MECHANICAL DATA tableGo
Changes from A Revision (March 2013) to B Revision
-
Changed the Mechanical Drawing imageGo
-
Changed the Recommended PCB Land Pattern imageGo
-
Changed the Recommended Stencil Opening imageGo
Changes from * Revision (January 2013) to A Revision
-
Changed the ROC table, From: VSW to PGND, VIN to VSW (<20ns) MIN = -5 To: VSW to PGND, VIN to VSW (<10ns) MIN = -7Go
-
Changed the ROC table, From: BOOT to PGND (<20ns) MIN = -3 To: BOOT to PGND (<10ns) MIN = -2Go
-
Changed Logic Level High, VIH From: MAX = 2.6 To: MIN = 2.65Go
-
Changed Logic Level Low, VIL From: MIN = 0.6 To: MAX = 0.6Go
-
Changed Tri-State Voltage, VTS From: MIN = 1.2 To: MIN = 1.3Go