JAJSSV2G March 2011 – January 2024 DAC3482
PRODUCTION DATA
fREFCLK = 491.52MHz at the DACCLKP/N LVPECL pins | |||
fDACCLK = fDATA x Interpolation = 983.04MHz | |||
fVCO = 4 x fDACCLK = 3932.16MHz (keep fVCO between 3.3GHz to 4GHz) | |||
PFD = fOSTR = 30.72MHz | |||
N = 16, M = 32, P = 4, single charge pump | |||
pll_vco(5:0) = 100100b (36) |