JAJSSV2G March 2011 – January 2024 DAC3482
PRODUCTION DATA
Register Name | Address | Bit | Name | Function | Default Value | |
---|---|---|---|---|---|---|
config35 | 0x23 | 15:0 | sleep_cntl(15:0) | Controls the routing of the CMOS SLEEP signal (pin B40 for the DAC3482IRKD and pin B8 for the DAC3482IZAY) to different blocks. When a 0xFFFF bit in this register is set, the SLEEP signal will be sent to the corresponding block. The block will only be disabled when the SLEEP is logic HIGH and the correspond bit is set to 1b. These bits do not override SIF bits in register config26 that control the same sleep function. | 0xFFFF | |
sleep_cntl(bit) | Function | |||||
15 | Reserved | |||||
14 | DACI sleep | |||||
13 | DACQ sleep | |||||
12 | Reserved | |||||
11 | Clock receiver sleep | |||||
10 | PLL sleep | |||||
9 | LVDS data sleep | |||||
8 | LVDS control sleep | |||||
7 | Temp sensor sleep | |||||
6 | Reserved | |||||
5 | Bias amplifier sleep | |||||
All others | Not used |