JAJSSV2G March 2011 – January 2024 DAC3482
PRODUCTION DATA
Register Name | Address | Bit | Name | Function | Default Value | |
---|---|---|---|---|---|---|
config32 | 0x20 | 15:12 | syncsel_fifoin(3:0) | Selects the syncing source(s) of the FIFO input side. A 1b in the bit enables the signal as a sync source. More than one sync source is permitted. Bit 15: sif_sync (via config31) Bit 14: Always zero Bit 13: FRAME Bit 12: SYNC | 0010 | |
11:8 | syncsel_fifoout(3:0) | Selects the syncing source(s) of the FIFO output side. A 1b in the bit enables the signal as a sync source. More than one sync source is permitted. Bit 11: sif_sync (via config31) Bit 10: OSTR – Dual Sync Sources Mode Bit 9: FRAME – Single Sync Source mode Bit 8: SYNC – Single Sync Source mode | 0100 | |||
7:1 | Reserved | Reserved for factory use. | 0000 | |||
0 | clkdiv_sync_sel | Selects the signal source for clock divider synchronization. | 0 | |||
clkdiv_sync_sel | Sync Source | |||||
0 | OSTR | |||||
1 | FRAME, SYNC, or SIF SYNC based on syncsel_fifoin source selection (config32, bit<15:12>) |