JAJSLP1 September 2023 DAC43901-Q1 , DAC43902-Q1
PRODUCTION DATA
A threshold DAC and a comparator is used for the TRIG-IN input. The threshold DAC is fixed at midscale. To enter the comparator mode for a channel, write 1 to the CMP-x-EN bit in the respective DAC-x-VOUT-CMP-CONFIG register. The comparator output can be configured as push-pull or open-drain using the CMP-x-OD-EN bit. To enable the comparator output on the output pin, write 1 to the CMP-x-OUT-EN bit. To invert the comparator output, write 1 to the CMP-x-INV-EN bit. The TRIG-IN pin has a finite impedance. By default, the TRIG-IN pin is in the high-impedance mode. To disable high-impedance on the TRIG-IN pin, write 1 to the CMP-x-HIZ-IN-DIS bit. Table 7-1 shows the comparator output at the pin for different bit settings. Table 7-2 shows the full scale analog input settings for the comparator. Any higher input voltage is clipped.
CMP-x-EN | CMP-x-OUT-EN | CMP-x-OD-EN | CMP-x-INV-EN | CMP-x-OUT PIN |
---|---|---|---|---|
0 | X | X | X | Comparator not enabled |
1 | 0 | X | X | No output |
1 | 1 | 0 | 0 | Push-pull output |
1 | 1 | 0 | 1 | Push-pull and inverted output |
1 | 1 | 1 | 0 | Open-drain output |
1 | 1 | 1 | 1 | Open-drain and inverted output |
REFERENCE (VREF) | GAIN | VFS (Hi-Z INPUT MODE) | VFS (FINITE IMPEDANCE INPUT MODE) |
---|---|---|---|
Power supply | 1 × | VDD / 3 | VDD |
External | 1 × | VREF / 3 | VREF |
Internal | 1.5 × | (VREF × GAIN) / 3 | VREF × GAIN |
2 × | (VREF × GAIN) / 3 | VREF × GAIN | |
3 × | (VREF × GAIN) / 6 | (VREF × GAIN) / 2 | |
4 × | (VREF × GAIN) / 6 | (VREF × GAIN) / 2 |