JAJSLP1 September 2023 DAC43901-Q1 , DAC43902-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DEV-LOCK | RESERVED | EN-INT-REF | VOUT-PDN-0 | RESERVED | VOUT-PDN-1 | RESERVED | ||||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-00b | R/W-7Fh | R/W-00b | R/W-1b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | RESERVED | R/W | 0 | Always write 0. |
14 | DEV-LOCK | R/W | 0 | 0: Device not locked. 1: Device locked, the device locks all the registers. To set this bit back to 0 (unlock device), write to the unlock code to the DEV-UNLOCK field in the COMMON-TRIGGER register first, followed by a write to the DEV-LOCK bit as 0. |
13 | RESERVED | R/W | 0 | Always write 0. |
12 | EN-INT-REF | R/W | 0 | 0: Disable internal
reference. 1: Enable internal reference. This bit must be set before using internal reference gain settings. |
11-10, 2-1 | VOUT-PDN-x | R/W | 11 | 00: Power-up channel-x 01: Power-down channel-x with 10 KΩ to AGND 10: Power-down channel-x with 100 KΩ to AGND 11: Power-down channel-x with Hi-Z to AGND |
9-3, 0 | RESERVED | R/W | 1 | Always write 1. |