JAJSQ75 april 2023 DAC53204-Q1 , DAC63204-Q1
PRODUCTION DATA
Together with I2C and SPI, the DACx3204‑Q1 also support a GPIO that can be configured in the NVM for multiple functions. This pin allows for updating the DAC output channels and reading status bits without using the programming interface, thus enabling processor-less operation. In the GPIO-CONFIG register, write 1 to the GPI-EN bit to set the GPIO pin as an input, or write 1 to the GPO-EN bit to set the pin as output. There are global and channel-specific functions mapped to the GPIO pin. For channel-specific functions, select the channels using the GPI-CH-SEL field in the GPIO-CONFIG register. Table 7-18 lists the functional options available for the GPIO as input and Table 7-19 lists the options for the GPIO as output. Some of the GP input operations are edge-triggered after the device boots up. After the power supply ramps up, the device registers the GPI level and executes the associated command. This feature allows the user to configure the initial output state at power-on. By default, the GPIO pin is not mapped to any operation. When the GPIO pin is mapped to a specific input function, the corresponding software bit functionality is disabled to avoid a race condition. When used as a RESET input, the GPIO pin must transmit an active-low pulse for triggering a device reset. All other constraints of the functions are applied to the GPIO-based trigger.
REGISTER | BIT FIELD | VALUE | CHANNELS | GPIO EDGE / LEVEL | FUNCTION |
---|---|---|---|---|---|
GPIO-CONFIG | GPI-CONFIG | 0010 | All | Falling-edge | Trigger FAULT-DUMP |
Rising-edge | No effect | ||||
0011 | As per GPI-CH-SEL | Falling-edge | IOUT power-down | ||
Rising-edge | IOUT power-up | ||||
0100 | As per GPI-CH-SEL | Falling-edge | VOUT power-down. Pulldown resistor as per the VOUT-PDN-X setting | ||
Rising-edge | VOUT power-up | ||||
0101 | All | Falling-edge | Trigger PROTECT function | ||
Rising-edge | No effect | ||||
0111 | All | Falling-edge | Trigger CLR function | ||
Rising-edge | No effect | ||||
1000 | As per GPI-CH-SEL. Both the SYNC-CONFIG-X and the GPI-CH-SEL must be configured for every channel. | Falling-edge | Trigger LDAC function | ||
Rising-edge | No effect | ||||
1001 | As per GPI-CH-SEL | Falling-edge | Stop function generation | ||
Rising-edge | Start function generation | ||||
1010 | As per GPI-CH-SEL | Falling-edge | Trigger margin-low | ||
Rising-edge | Trigger margin-high | ||||
1011 | All | Low pulse | Trigger device RESET. The RESET configuration must be programmed into the NVM. | ||
Rising-edge | No effect | ||||
1100 | All | Falling-edge | Allows NVM programming | ||
Rising-edge | Blocks NVM programming | ||||
1101 | All | Falling-edge | Allows register map update | ||
Rising-edge | Blocks register map write except a write to the DEV-UNLOCK field through I2C or SPI and the RESET fields through I2C | ||||
Others | N/A | N/A | Not applicable |
REGISTER | BIT FIELD | VALUE | FUNCTION |
---|---|---|---|
GPIO-CONFIG | GPO-CONFIG | 0001 | NVM-BUSY |
0100 | DAC-0-BUSY | ||
0101 | DAC-1-BUSY | ||
0110 | DAC-2-BUSY | ||
0111 | DAC-3-BUSY | ||
1000 | WIN-CMP-0 | ||
1001 | WIN-CMP-1 | ||
1010 | WIN-CMP-2 | ||
1011 | WIN-CMP-3 | ||
Others | Not applicable |