JAJSLO3A March 2021 – December 2021 DAC43204 , DAC53204 , DAC63204
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
STATIC PERFORMANCE | ||||||
Resolution | 8 | Bits | ||||
INL | Integral nonlinearity | DAC codes between 0d and 255d | –1 | 1 | LSB | |
DNL | Differential nonlinearity | DAC codes between 0d and 255d | –1 | 1 | LSB | |
Offset error | DAC at midscale | ±1 | %FSR | |||
Gain error | DAC codes between 0d and 255d | ±1.3 | %FSR | |||
OUTPUT | ||||||
Output compliance voltage(1) | To VDD and AGND | 400 | mV | |||
ZO | IOUT dc output impedance(2) | DAC at midscale, DAC output kept at VDD/2 | 60 | MΩ | ||
Power supply rejection ratio (dc) | DAC at midscale, all bipolar ranges, VDD changed from 4.5V to 5.5V | 0.23 | LSB/V | |||
DYNAMIC PERFORMANCE | ||||||
tsett | Output current settling time | 1/4 to 3/4 scale and 3/4 to 1/4 scale settling to 1 LSB at 8-bit resolution, VDD = 5.5 V, common-mode voltage at OUTx pin is VDD/2 | 60 | µs | ||
Vn | Output noise current (peak to peak) | 0.1 Hz to 10 Hz, DAC at midscale, VDD = 5.5 V, ±250-µA output range |
150 | nAPP | ||
Output noise density | f = 1 kHz, DAC at midscale, VDD = 5.5 V, ±250-µA output range |
1 | nA/√Hz | |||
Power supply rejection ratio (ac)(3) | ±250 µA output range, 200-mV 50-Hz or 60-Hz sine wave superimposed on power-supply voltage, DAC at midscale | 0.65 | LSB/V | |||
POWER | ||||||
IDD | Current flowing into VDD(3) (4) | Normal operation, DACs at full scale, ±25-µA output range, digital pins static | 42 | 50 | µA/ch | |
Normal operation, DACs at full scale, ±50-µA output range, digital pins static | 56 | 70 | ||||
Normal operation, DACs at full scale, ±125-µA output range, digital pins static | 98 | 120 | ||||
Normal operation, DACs at full scale, ±250-µA output range, digital pins static | 167 | 200 |