JAJS498D August 2008 – August 2023 DAC5311 , DAC6311 , DAC7311
PRODUCTION DATA
at –40°C to 125°C, and AVDD = 2 V to 5.5 V (unless otherwise noted)(1)
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
f(SCLK) | Serial clock frequency | AVDD = 2.0 V to 3.6 V | 20 | MHz | ||
AVDD = 3.6 V to 5.5 V | 50 | |||||
t1 | SCLK cycle time | AVDD = 2.0 V to 3.6 V | 50 | ns | ||
AVDD = 3.6 V to 5.5 V | 20 | |||||
t2 | SCLK high time | AVDD = 2.0 V to 3.6 V | 25 | ns | ||
AVDD = 3.6 V to 5.5 V | 10 | |||||
t3 | SCLK low time | AVDD = 2.0 V to 3.6 V | 25 | ns | ||
AVDD = 3.6 V to 5.5 V | 10 | |||||
t4 | SYNC to SCLK rising edge setup time | AVDD = 2.0 V to 3.6 V | 0 | ns | ||
AVDD = 3.6 V to 5.5 V | 0 | |||||
t5 | Data setup time | AVDD = 2.0 V to 3.6 V | 5 | ns | ||
AVDD = 3.6 V to 5.5 V | 5 | |||||
t6 | Data hold time | AVDD = 2.0 V to 3.6 V | 4.5 | ns | ||
AVDD = 3.6 V to 5.5 V | 4.5 | |||||
t7 | SCLK falling edge to SYNC rising edge | AVDD = 2.0 V to 3.6 V | 0 | ns | ||
AVDD = 3.6 V to 5.5 V | 0 | |||||
t8 | Minimum SYNC high time | AVDD = 2.0 V to 3.6 V | 50 | ns | ||
AVDD = 3.6 V to 5.5 V | 20 | |||||
t9 | 16th SCLK falling edge to SYNC falling edge | AVDD = 2.0 V to 3.6 V | 100 | ns | ||
AVDD = 3.6 V to 5.5 V | 100 | |||||
t10 | SYNC rising edge to 16th SCLK
falling edge (for successful SYNC interrupt) |
AVDD = 2.0 V to 3.6 V | 15 | ns | ||
AVDD = 3.6 V to 5.5 V | 15 |