JAJSEF1D December 2013 – December 2021 DAC7750 , DAC8750
PRODUCTION DATA
This feature is useful to make sure that communication between the host processor and the DACx750 has not been lost. The feature can be enabled by setting the WDEN bit of the Configuration Register to 1. The watchdog timeout period can be set using the WDPD bits of the configuration register, as shown in Table 8-1. The timer period is based off an internal oscillator with a typical value of 8 MHz.
WDPD BITS | WATCHDOG TIMEOUT PERIOD (Typical) |
---|---|
00 | 10 ms |
01 | 51 ms |
10 | 102 ms |
11 | 204 ms |
If the watchdog timer is enabled, these devices must have an SPI frame with 0x95 as the write address byte written to the device within the programmed timeout period. Otherwise, the ALARM pin asserts low and the WD-FLT bit of the status register is set to 1. The ALARM pin can be asserted low for any of the different conditions explained in Section 8.3.7. To reset the WD-FLT bit to 0, use a software reset, disable the watchdog timer, or power down the device.