JAJSES9 February 2018 DAC8771
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fSCLK | Max clock frequency | 25 | MHz | ||
t1 | SCLK cycle time | 40 | ns | ||
t2 | SCLK high time | 18 | ns | ||
t3 | SCLK low time | 18 | ns | ||
t4 | SYNC falling edge to SCLK falling edge setup time | 15 | ns | ||
t5 | 24th/32nd SCLK falling edge to SYNC rising edge | 13 | ns | ||
t6 | SYNC high time | Digital slew rate control disabled | 40 | ns | |
t7 | Data setup time | 8 | ns | ||
t8 | Data hold time | 5 | ns | ||
t9 | SYNC rising edge to LDAC falling edge | 33 | ns | ||
t10 | LDAC pulse width low | 10 | ns | ||
t11 | LDAC falling edge to DAC output response time | 50 | ns | ||
t12 | DAC output settling time | See section 5.3 | µs | ||
t13 | CLR high time | 10 | ns | ||
t14 | CLR activation time | 50 | ns | ||
t15 | SCLK rising edge to SDO valid | 14 | ns | ||
t16 | SYNC rising edge to DAC output response time | 50 | ns | ||
t17 | LDAC falling edge to SYNC rising edge | 100 | ns | ||
t18 | RESET pulse width | 10 | ns | ||
t19 | SYNC rising edge to CLR falling/rising edge | 60 | ns |