JAJSVE5 September 2024 DDS39RF12 , DDS39RFS12
PRODUCTION DATA
The device includes a crossbar immediately after coming out of the PHY that allows mapping of signals between lanes to simplify PCB routing between the Tx and Rx which could save PCB complexity or shorten the traces (reduce loss). See LANE_SELn.
The physical layer lanes (6SRX±, 14SRX±) must be routed to the appropriate JESD204C lanes (JESD0 to JESD15) based on the lanes defined in the bit packing diagrams shown in JESD204C Format Diagrams.