JAJSVE4 September 2024 DDS39RF10 , DDS39RFS10
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
Supply voltage range | VDDA18A, VDDA18B(1) | 1.71 | 1.8 | 1.89 | V | |
VEEAM18, VEEBM18(1) | -1.89 | -1.8 | -1.71 | V | ||
VDDCLK18, VDDSYS18, VDDR18(2) | 1.71 | 1.8 | 1.89 | V | ||
VDDLB, VDDLA, VDDCLK10(2) | 0.95 | 1 | 1.05 | V | ||
VDDIO(3) | 1.71 | 1.8 | 1.89 | V | ||
VQPS(3) | 0 | 0 | 1.89 | V | ||
VDDDIG, VDDEB, VDDEA, VDDT(3) | 0.95 | 1 | 1.05 | V | ||
VCMI | Input common mode voltage | CLK+, CLK–(2)(4) | 0.4 | V | ||
VCMI | Input common mode voltage | SYSREF+, SYSREF–(2)(4) | 0 | 0.4 | 1.0 | V |
VID | Input differential peak-to-peak voltage | SYSREF+ to SYSREF– | 800 | 1000 | 2000 | mVPP-DIFF |
CLK+ to CLK–, fCLK < 5GHz | 800 | 1000 | 1400 | mVPP-DIFF | ||
CLK+ to CLK–, 5GHz < fCLK < 7.5GHz | 800 | 1000 | 1800 | mVPP-DIFF | ||
CLK+ to CLK–, fCLK > 7.5GHz | 800 | 1000 | 2000 | mVPP-DIFF | ||
DCMIN | CLK+/– duty cycle minimum | 45 | % | |||
DCMAX | CLK+/– duty cycle maximum | 55 | % |