JAJSHY3 September 2019 DLP5534-Q1
ADVANCE INFORMATION for pre-production products; subject to change without notice.
MIN | MAX | UNIT | ||
---|---|---|---|---|
SUPPLY VOLTAGE | ||||
VDD | Supply voltage for LVCMOS core logic(2)
Supply voltage for LPSDR low speed interface |
–0.5 | 2.3 | V |
VDDI | Supply voltage for SubLVDS receivers(2) | –0.5 | 2.3 | V |
VOFFSET | Supply voltage for HVCMOS and micromirror electrode(2)(3) | –0.5 | 8.75 | V |
VBIAS | Supply voltage for micromirror electrode(2) | –0.5 | 17 | V |
VRESET | Supply voltage for micromirror electrode(2) | –11 | 0.5 | V |
| VDDI–VDD | | Supply voltage delta (absolute value)(4) | 0.3 | V | |
| VBIAS–VOFFSET | | Supply voltage delta (absolute value)(5) | 8.75 | V | |
| VBIAS–VRESET | | Supply voltage delta (absolute value)(6) | 28 | V | |
INPUT VOLTAGE | ||||
Input voltage for other inputs LPSDR(2) | –0.5 | VDD + 0.5 | V | |
Input voltage for other inputs SubLVDS(2)(7) | –0.5 | VDDI + 0.5 | V | |
INPUT PINS | ||||
| VID | | SubLVDS input differential voltage (absolute value)(7) | 810 | mV | |
IID | SubLVDS input differential current | 10 | mA | |
CLOCK FREQUENCY | ||||
ƒclock | Clock frequency for low speed interface LS_CLK | 130 | MHz | |
ƒclock | Clock frequency for high speed interface DCLK | 620 | MHz | |
ENVIRONMENTAL | ||||
TARRAY | Operating DMD array temperature (8) | –40 | 105 | °C |