7.2 System Functional Block Diagram
Figure 11 shows a simplified system block diagram with the use of the DLPC410 with the following chipset components:
DLPC410Xilinx [XC5VLX30] FPGA configured to provide high-speed DMD data and control, and DLPA200 timing and control
DLPR410 [XCF16PFSG48C] serial flash PROM contains startup configuration information (EEPROM)
DLPA200 DMD micromirror driver for the DLP650LNIR DMD
DLP650LNIR Spatial light modulator (DMD)