JAJSGK2
November 2018
DLP650LNIR
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
アプリケーション概略図
4
改訂履歴
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
Storage Conditions
6.3
ESD Ratings
6.4
Recommended Operating Conditions
6.5
Thermal Information
6.6
Electrical Characteristics
6.7
Timing Requirements
6.8
System Mounting Interface Loads
6.9
Micromirror Array Physical Characteristics
6.10
Micromirror Array Optical Characteristics
6.11
Window Characteristics
6.12
Chipset Component Usage Specification
7
Detailed Description
7.1
Overview
7.2
System Functional Block Diagram
7.3
Feature Description
7.3.1
DLPC410: Digital Controller for DLP Discovery 4100 Chipset
7.3.2
DLPA200: DMD Micromirror Driver
7.3.3
DLPR410: PROM for DLP Discovery 4100 Chipset
7.3.4
DLP650LNIR: DLP 0.65 WXGA NIR 2xLVDS Series 450 DMD
7.3.4.1
DLP650LNIR Chipset Interfaces
7.3.4.1.1
DLPC410 Interface Description
7.3.4.1.1.1
DLPC410 IO
7.3.4.1.1.2
Initialization
7.3.4.1.1.3
DMD Device Detection
7.3.4.1.1.4
Power Down
7.3.4.1.2
DLPC410 to DMD Interface
7.3.4.1.2.1
DLPC410 to DMD IO Description
7.3.4.1.2.2
Data Flow
7.3.4.1.3
DLPC410 to DLPA200 Interface
7.3.4.1.3.1
DLPA200 Operation
7.3.4.1.3.2
DLPC410 to DLPA200 IO Description
7.3.4.1.4
DLPA200 to DLP650LNIR Interface
7.3.4.1.4.1
DLPA200 to DLP650LNIR Interface Overview
7.3.5
Measurement Conditions
7.4
Device Operational Modes
7.4.1
DMD Block Modes
7.4.1.1
Single Block Mode
7.4.1.2
Dual Block Mode
7.4.1.3
Quad Block Mode
7.4.1.4
Global Mode
7.4.2
DMD Load4 Mode
7.5
Feature Description
7.5.1
Power Interface
7.5.2
Timing
7.6
Optical Interface and System Image Quality Considerations
7.6.1
Optical Interface and System Image Quality
7.6.2
Numerical Aperture and Stray Light Control
7.6.3
Pupil Match
7.6.4
Illumination Overfill
7.7
Micromirror Temperature Calculations
7.7.1
Sample Calculation 1: Uniform Illumination of Entire DMD Active Array (1280 × 800 pixels)
7.7.2
Sample Calculation 2: Partial DMD Active Array Illumination with Non-uniform Illumination Peak
7.8
Micromirror Landed-On/Landed-Off Duty Cycle
7.8.1
Definition of Micromirror Landed-On/Landed-Off Duty Cycle
7.8.2
Landed Duty Cycle and Useful Life of the DMD
7.8.3
Landed Duty Cycle and Operational DMD Temperature
7.8.4
Estimating the Long-Term Average Landed Duty Cycle of a Product or Application
8
Application and Implementation
8.1
Application Information
8.1.1
Device Description
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.1.1
Impedance Requirements
10.1.2
PCB Signal Routing
10.1.3
Fiducials
10.1.4
DMD Interface
10.1.4.1
Trace Length Matching
10.1.5
DLP650LNIR Decoupling
10.1.5.1
Decoupling Capacitors
10.1.6
VCC and VCC2
10.1.7
DMD Layout
10.1.8
DLPA200
10.2
Layout Example
11
デバイスおよびドキュメントのサポート
11.1
デバイス・サポート
11.1.1
デバイスの項目表記
11.1.2
デバイスのマーキング
11.2
ドキュメントのサポート
11.2.1
関連資料
11.3
関連リンク
11.4
ドキュメントの更新通知を受け取る方法
11.5
コミュニティ・リソース
11.6
商標
11.7
静電気放電に関する注意事項
11.8
Glossary
12
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
FYL|149
MCLG035
サーマルパッド・メカニカル・データ
発注情報
jajsgk2_oa
jajsgk2_pm
7.8
Micromirror Landed-On/Landed-Off Duty Cycle