JAJSP81B October 2022 – September 2023 DLP801XE
PRODUCTION DATA
TI recommends that the board has matched impedance of 50 Ω ±10% for all signals. The exceptions are listed in Table 10-2.
SIGNAL TYPE | SIGNAL NAME | IMPEDANCE (Ω) |
---|---|---|
A channel LVDS differential pairs | DDAP(0:15), DDAN(0:1A) | 100 ±10% differential across each pair |
DCLKA_P, DCLKA_N | ||
SCTRL_AP, SCTRL_AN | ||
B channel LVDS differential pairs | DDBP(0:15), DDBN(0:15) | 100 ±10% differential across each pair |
DCLKB_P, DCLKB_N | ||
SCTRL_BP, SCTRL_BN | ||
C channel LVDS differential pairs | DDCP(0:15), DDCN(0:15) | 100 ±10% differential across each pair |
DCLKC_P, DCLKC_N | ||
SCTRL_CP, SCTRL_CN | ||
D channel LVDS differential pairs | DDDP(0:15), DDDN(0:15) | 100 ±10% differential across each pair |
DCLKD_P, DCLKD_N | ||
SCTRL_DP, SCTRL_DN |