JAJSFX3F august 2012 – april 2023 DLP9500
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VOH | High-level output voltage (1), See Figure 7-4 | VCC = 3 V, IOH = –20 mA | 2.4 | V | ||
VOL | Low-level output voltage (1), See Figure 7-4 | VCC = 3.6 V, IOH = 15 mA | 0.4 | V | ||
VMBRST | Clocking pulse waveform applied to MBRST[29:0] input pins (supplied by DLPA200s) | –27 | 26.5 | V | ||
IOZ | High-impedance output current (1) | VCC = 3.6 V | 10 | µA | ||
IOH | High-level output current (1) | VOH = 2.4 V, VCC ≥ 3 V | –20 | mA | ||
VOH = 1.7 V, VCC ≥ 2.25 V | –15 | |||||
IOL | Low-level output current (1) | VOL = 0.4 V, VCC ≥ 3 V | 15 | mA | ||
VOL = 0.4 V, VCC ≥ 2.25 V | 14 | |||||
VIH | High-level input voltage (1) | 1.7 | VCC + 0.3 | V | ||
VIL | Low-level input voltage (1) | –0.3 | 0.7 | V | ||
IIL | Low-level input current (1) | VCC = 3.6 V, VI = 0 V | –60 | µA | ||
IIH | High-level input current (1) | VCC = 3.6 V, VI = VCC | 60 | µA | ||
ICC | Current into VCC pin | VCC = 3.6 V, | 2990 | mA | ||
ICCI | Current into VOFFSET pin (2) | VCCI = 3.6 V | 910 | mA | ||
ICC2 | Current into VCC2 pin | VCC2 = 8.75 V | 25 | mA | ||
PD | Power dissipation | 4.4 | W | |||
ZIN | Internal differential impedance | 95 | 105 | Ω | ||
ZLINE | Line differential impedance (PWB, trace) | 90 | 100 | 110 | Ω | |
CI | Input capacitance (1) | ƒ = 1 MHz | 10 | pF | ||
CO | Output capacitance (1) | ƒ = 1 MHz | 10 | pF | ||
CIM | Input capacitance for MBRST[29:0] pins | ƒ = 1 MHz | 270 | 355 | pF |